Giuk
Kim‡
a,
Sangho
Lee‡
a,
Taehyong
Eom
a,
Taeho
Kim
a,
Minhyun
Jung
a,
Hunbeom
Shin
a,
Yeongseok
Jeong
a,
Myounggon
Kang
b and
Sanghun
Jeon
*a
aSchool of Electrical Engineering, Korea Advanced Institute of Science and Technology (KAIST), 291 Daehak-ro, Yuseong-gu, Daejeon 34141, Korea. E-mail: jeonsh@kaist.ac.kr
bDepartment of Electronics Engineering, Korea National University of Transportation, 50 Daehak-ro, Daesowon-Myeon, Chungju 27469, Korea
First published on 1st June 2022
A ferroelectric field-effect transistor (FeFET) has significant potential as a leading contender to replace current NAND flash memory owing to its high operation speed, low power consumption, and highly attractive nonvolatile characteristics originating from its two stable polarization states. However, the representative gate stack of a metal–ferroelectric–insulator–semiconductor (MFIS) has obvious limitations owing to the large voltage drop across the gate insulator, such as charge injection and trapping, low endurance, and a small memory window. Herein, we introduce unique material and structural approaches to address the crucial problems of previous FeFETs. For the material approach, we engineer the grain size by adjusting the Zr content in the HfZrO film and perform a high-pressure annealing process to maximize the tensile strain on the ferroelectric layer during crystallization. We obtain a large memory window (approximately 5 V) for multi-bit operation (eight states), high program/erase speed (<20 ns), and outstanding endurance (>109 cycles) of FeFETs based on the gate stack of a metal–ferroelectric–metal–insulator–semiconductor (MFMIS). For the structural approach, we present a novel 3D vertical MFMIS ferroelectric NAND flash array, wherein the gate stack is designed to induce active switching of the ferroelectric film even with a vertical structure. Finally, the operation scheme of a 3D ferroelectric NAND flash optimized for multi-string operations free from program disturbance is logically probed using technology computer-aided design simulations with a carefully calibrated model. The 3D ferroelectric NAND flash memory can pave the way for next-generation nonvolatile memory devices based on its superior performance.
Ferroelectric field-effect transistors (FeFETs) fabricated using hafnia-based ferroelectrics are attracting considerable attention owing to their low operating voltage, excellent data retention, and fast switching speed. They possess intrinsic nonvolatile memory characteristics resulting from two stable polarization states that can be switched by applying an electric field. Additionally, they have the advantage of being compatible with the conventional fabrication process of complementary metal oxide semiconductors. Conformal deposition of the ferroelectric film is possible even on a vertical structure, such as 3D NAND flash memory, through atomic layer deposition. Accordingly, there have been several demonstrations of 3D ferroelectric NAND (FeNAND) flash memory with a ferroelectric thin film added to the gate stack of an existing NAND flash cell.6–9 However, the results of this study revealed a limited memory window of less than 2 V, which is too small for multi-bit operation.
The memory window of FeFETs is proportional to the physical thickness of the ferroelectric film and the value of the coercive field.10,11 Because the value of the coercive field does not vary dramatically and is normally in the range of 1–2 MV cm−1, increasing the thickness of the ferroelectric film is more effective for obtaining large memory windows. However, as the thickness increases, the proportion of non-ferroelectric phases, such as the monoclinic phase, increases and a dramatic degradation of ferroelectricity occurs, thus leading to a failure in achieving the desired memory window. Accordingly, several approaches have been proposed, such as inserting an interfacial layer or using a seed layer,12–15 to mitigate the aforementioned drawbacks. However, these approaches do not achieve an increase in the memory window proportional to the increase in the thickness of the ferroelectric film, nor do they lead to improvements in terms of reliability. Recently, a 4-bit per cell operation showing a large memory window (12 V) was demonstrated using an asymmetric double-gate structure and body effect.16 Despite the limitations of previous studies in terms of the memory window, the endurance still does not exceed 105 cycles. Moreover, owing to its unique operation scheme using the bottom gate, it is challenging to apply a vertical structure, such as a 3D NAND flash.
Here, we demonstrate unique material and structural approaches to address the key issues with previous FeFETs by introducing ferroelectric films with robust ferroelectricity and high reliability, even with a thickness of 30 nm. To ensure strong ferroelectricity, grain size engineering was performed by controlling the zirconium doping concentration of the hafnium zirconium oxide (HfZrO); simultaneously, high-pressure annealing (HPA) was used to enhance the tensile stress across the HfZrO during the crystallization process. The superior performance of a metal–ferroelectric–metal–insulator–semiconductor (MFMIS) FeFET was experimentally demonstrated, which exhibited multi-bit operation (eight states), fast operation speed (<20 ns), and outstanding endurance (>109). As a future 3D nonvolatile memory device, we present a 3D ferroelectric NAND flash array and its optimal operation scheme that can alleviate the intrinsic problem of an increase in the lateral footprint of a planar structure-based MFMIS FeFET.17,18 The proposed operation scheme of 3D ferroelectric NAND flash was proven to be suitable for multi-string operations free from program/erase disturbances, as verified by technology computer-aided design (TCAD) simulations with a carefully calibrated model. We believe that 3D ferroelectric NAND flash memory is a powerful candidate for next-generation nonvolatile memory devices owing to its superior performance.
The 3D ferroelectric NAND flash cell has an equivalent gate stack of metal–ferroelectric–metal–(gate) insulator–poly silicon (MFMIS), as shown in Fig. 1(a). It should be noted that the cell has a protruding area that increases the area of the gate insulator covered by the floating gate. This concept is similar to that of a previous study on 3D NAND flash, wherein the coupling ratio was enhanced by increasing the effective area of the floating gate to improve the tunneling efficiency.19 Whereas, in our case, the effective area of the gate insulator is larger compared to the area of the ferroelectric film. This structural approach increases the capacitance (CDE) of the gate insulator compared to the capacitance (CFE) of the ferroelectric film, thus facilitating polarization switching corresponding to the updating of the memory states of the cells. The unnecessary voltage drop in the gate insulator owing to the high dielectric constant of the ferroelectric layer can be minimized. The reduced voltage drop across the gate insulator leads to an improvement in endurance by preventing the degradation of the dielectric, such as charge trapping and early breakdown, owing to the electrical stress. Moreover, our unique structure for 3D ferroelectric NAND flash optimized for application to the 3D vertical structure has an additional advantage in terms of device density, considering that the previous MFMIS FeFETs had limitations due to an increase in the lateral dimensions.
Fig. 1(b) shows the material approach used for the development of a 3D ferroelectric NAND flash. The thickness of the ferroelectric film of the 3D ferroelectric NAND flash was 30 nm to secure a large memory window for multi-state storage per cell. However, in the case of hafnium zirconium oxide (HZO) formed by a typical process, the increase in ferroelectric thickness is accompanied by a larger grain size, thus resulting in the formation of a monoclinic phase (m-phase), which is an obvious obstacle to robust ferroelectricity.20–22 To solve this problem, our approach was used to manipulate the grain size by controlling the doping concentration in ferroelectrics to facilitate the formation of orthorhombic (o-phase) and tetragonal (t-phase) phases. In addition, HPA was utilized for the crystallization of the ferroelectric film to induce larger tensile stress across the ferroelectric film, which led to further formation of the o-phase. The latter sections describe the experimental and simulation validation processes for each approach in detail.
As noted previously, a thick ferroelectric film should be used for large-memory-window FeFETs. However, owing to the unintended dramatic degradation of ferroelectricity above a film thickness of 15 nm, simply increasing the thickness of the ferroelectric film progressively deviates from the theoretical value of the memory window.14 Therefore, we developed a methodology based on the material analysis of the crystal phase and grain size to overcome thickness-related degradation of ferroelectricity.
First, metal–ferroelectric–metal (MFM) capacitors were fabricated to confirm the variation in ferroelectricity with respect to the thickness of the ferroelectric film. For the ferroelectric film, we used Hf0.5Zr0.5Ox with thicknesses of 10, 20, and 30 nm deposited using plasma-enhanced atomic layer deposition. For the metal electrode, TiN with a thickness of 50 nm was deposited by DC sputtering. Rapid thermal annealing (RTA) was conducted at 600 °C for 10 s to crystallize the ferroelectric film immediately after deposition and patterning of the top electrode. Fig. 2(a) shows the polarization–voltage (P–V) curves corresponding to the thickness (10, 20, and 30 nm). It shows a large coercive voltage as the thickness of the ferroelectric film increases, whereas the magnitude of polarization gradually decreases. From the different shapes of the P–V curves, it can be deduced that the ferroelectric films exhibit completely different crystal phases or grain sizes according to the variation in thickness.
Scanning electron microscopy (SEM) and grazing incidence X-ray diffraction (GIXRD) analyses were conducted to investigate the relationship between the thickness of the ferroelectric film and its crystal structure and grain size. For these analyses, MFM capacitors were fabricated by varying the doping concentration and thickness of HfZrO. For the extraction of grain size by SEM analysis, the MFM capacitors were post-metallization-annealed (PMA), and the upper electrodes were removed by wet etching. Fig. S3 (ESI†) shows a plane-view SEM image, where the distributed grains show clear boundaries. Grain size distribution analysis was conducted using the Gwydion software, and the distribution of grain size followed a Gaussian function. In this study, the term “grain size” denotes the median value of each Gaussian distribution.
Fig. 2(b) shows the ratio of the m-phase to the total crystal phase and grain size according to the doping concentration and thickness of the ferroelectric film. For the doping concentration of Hf:Zr = 1:1, the grain size and ratio of the m-phase rapidly increased as the thickness of the ferroelectric film increased. Additionally, the overall dispersion of the grain size increased with the median value, which resulted from the relative decrease in the bulk free energy of the monoclinic phase and its formation is accelerated as the grain size increased.18 The increase in the paraelectric m-phase led to the deterioration of the ferroelectricity, as shown in Fig. 2(a). In contrast, the grain size of the Zr-rich film remained small even with a larger thickness; consequently, the m-phase ratio reduced considerably. Because zirconia has a lower crystallization temperature than hafnia, the Zr-rich ferroelectric film is partially crystallized even during the deposition stage and functions as a uniform crystalline nucleation and growth site during the PMA process. However, compared to the 10 nm-thick ferroelectric film, the Zr-rich ferroelectric film exhibits weak ferroelectricity, which can be attributed to the undesired activation of the tetragonal phase and the antiferroelectric properties. This implies that the tetragonal phase in the Zr-rich film should be converted to the orthorhombic phase, which is directly related to increased ferroelectricity.
We employed HPA to induce substantial tensile stress across the ferroelectric film during the crystallization process, thus facilitating further stabilization of the o-phase.21,23,24Fig. 2(c) shows the 2Pr value extracted from the ferroelectric film crystallized through RTA at 600 °C for 10 s in an N2 ambience and the film subjected to HPA at 450 °C for 30 min in forming gas ambience.
For relatively thick films, the Zr-rich films have greater 2Pr values obtained by HPA than those obtained by RTA. To prove the effect of HPA on the tensile stress inside HfZrO, residual-stress measurements were performed. Fig. 2(d) shows the schematic and results. The value of R (R0) represents the radius of curvature after (before) annealing. From these two values, variation in the residual stress of films with and without annealing can be extracted; a detailed description of the method can be found in a previous report.16 To confirm the effect of high pressure on the tensile stress in the film, ferroelectric films annealed at ambient pressures of 1, 50, and 200 atm were analyzed. The negative value of the difference in residual stress (Δ residual stress) represents tensile stress. From Fig. 2(d), it was observed that strong tensile stress can be applied by using high pressure.
The ratio of the phases in each ferroelectric film obtained through GIXRD analysis is shown in Fig. 2(e). This ratio was obtained by integrating the area of each Gaussian peak, as shown in Fig. S5 (ESI†). Although there was no substantial variation in the ratio of the m-phase for both RTA and HPA, the proportion of the t-phase (o-phase) was diminished (increased) in the case of HPA. Furthermore, this effect was found to be strongest at a Hf:Zr ratio of 1:3, which had the highest o-phase ratio. Fig. S1 (ESI†) shows the polarization–voltage curves with the hafnium/zirconium ratios and thicknesses of the film. In addition, it can be seen that the polarization was most activated at a ratio of 1:3.
Fig. 2(f) shows the endurance of a 30 nm-thick ferroelectric film with respect to the Zr doping ratio when HPA was performed. HfZrO with doping ratios of 1:3 and 1:5 exhibited outstanding endurance characteristics, exceeding 109 cycles. In the case of the 1:5 thin film, the fluctuation of the polarization value according to the operation cycle was severe compared to that for the 1:3 sample. It can be inferred that this occurs from the phase change of the t-phase to the o-phase owing to field cycling.25,26 As such, we developed a ferroelectric film that exhibits robust ferroelectricity and high reliability even at a thickness of 30 nm through Zr doping concentration control and HPA for crystallization, which has high potential as a functional oxide for superior memory applications.
Based on the previously mentioned 30 nm thick ferroelectric film, n-type planar-type MFMIS FeFETs were fabricated. The substrate was p-type silicon, and the gate stack was composed of TiN (approximately 50 nm), HfZrO (Hf:Zr = 1:3; thickness of approximately 30 nm), TiN (approximately 50 nm), SiO2 (approximately 5 nm), and a Si channel. The channel width and length of the MOSFET were fixed at 50 μm and 10 μm, respectively. To control the capacitance ratio between the ferroelectric film and gate insulator, the effective area of the ferroelectric film was modulated while fixing the area of the MOSFET channel; the ratio of the two effective areas was expressed as AFE/AMOS (area of the ferroelectric film divided by the area of the MOSFET's channel). Most of the voltage applied to the gate of the FeFET was delivered to the ferroelectric film through capacitance modulation to induce effective switching operation while alleviating the electrical stress across the gate insulator. Despite the obvious limitation that the MOSFET dimensions should be increased relative to the ferroelectric film, there is a clear advantage regarding memory characteristics and reliability when compared to the existing MFIS FeFET, which suffers from degradation of polarization switching and premature deterioration of the gate insulator owing to the ferroelectric film's high dielectric constant, as shown in Table S4 (ESI†).27–30
Fig. 3(a) shows the capacitance ratio and memory window according to AFE/AMOS. The memory window was extracted from the transfer curve with a voltage sweeping range of ±9 V and shows an increase as the area ratio decreases (the threshold voltage was extracted at a current of 100 nA × W/L = 500 nA). This is due to the above-mentioned effective polarization switching of the ferroelectric film by the modulation of the capacitance ratio. As the memory window is proportional to the thickness of the ferroelectric film, a large memory window of approximately 11 V was observed for an area ratio of AFE/AMOS = 0.026. This large memory window provides sufficient voltage for multi-bit operation, thus increasing the storage density of the device.
Although MFMIS FeFETs have the advantage of inducing an effective voltage drop across the ferroelectric film by adjusting the capacitance ratio, they are susceptible to read disturbance because the read voltage can affect the polarization state of the ferroelectric film. Therefore, simply maximizing the capacitance ratio can be detrimental to maintaining a stable memory state. The significance of read disturbance is further emphasized in multi-bit operations because the number of operations for reading the memory state increases in proportion to the number of bits stored in each cell. In this regard, AFE/AMOS = 0.052 (CDE/CFE = 15) may be the optimal ratio for multi-bit operation; to minimize read disturbance, we use the relatively central −3 to 2 V range of the entire memory window for eight memory states targeting the triple-level cell (TLC) operation, as shown in Fig. 3(b). To understand the read disturbance according to the read voltage pulse, the Vth of the FeFET was initially set to a threshold voltage of −3 V and 2 V. The absolute values of the shifted Vth according to the amplitude and width of the applied pulse are expressed as a contour map in Fig. 3(c). The darker blue color indicates the region of a significant shift in threshold voltage, whereas the white color indicates the region of disturbance. As the CDE/CFE value decreased, the disturbance became more severe. In the case of CDE/CFE = 30, a pulse amplitude of 3 V or less was disturbance-free, regardless of the pulse width. The disturbance-free voltage amplitude expanded further to 4 V in the case of CDE/CFE = 15. This means that the eight memory states with a voltage range of –2 to 3 V were in the disturb-free region, and the voltage room for each state was sufficient, even considering the potential polarization disturbance during the read operation. Furthermore, because the threshold voltage value of each memory state was substantially lower than 4 V, it can be inferred that even with repeated read operations, the memory state would be free from potential disturbance. Therefore, when considering the wide memory window and the stability of the stored memory state simultaneously, CDE/CFE = 15 is an optimal option for memory applications.
Fig. 3(d) shows the incremental step programming pulse (ISPP) operation according to various CDE/CFE values, and Fig. S6 (ESI†) shows the switching speed of each FeFET according to the capacitance ratio and Zr doping. The amplitude of the applied pulse was increased while the pulse width was fixed at 20 ns and the initial threshold voltage of the FeFETs was set to −2 V. As the capacitance ratio increased, the ISPP operation exhibited much steeper behavior; i.e., the threshold voltage increased rapidly with the pulse amplitude. For the case of CDE/CFE = 30, it can be confirmed that the change in the threshold voltage at a pulse amplitude of 8 V was approximately 5 V. It should be noted that the required pulse width was drastically reduced considering that the pulse width employed for ISPP operation in a typical 3D NAND flash is in the range of several micro seconds.31 The faster switching operation of our FeFET can lead to a faster update of the memory state, which can improve the speed of overall data processing.
Although high storage capacity can be obtained in 3D NAND flash by using multi-bit operations, the P/E cycling endurance and operation speed diminish as the number of stored bits and required read operations increase. However, our FeFET uses spontaneous polarization rather than a data storage method through a tunneling mechanism. Considering that polarization switching is possible even at a pulse width of 20 ns, endurance can be drastically improved by minimizing electrical stress across the gate stack. Fig. 3(e) shows the endurance of the FeFET with CDE/CFE = 15. The endurable cycle was defined as the point where the memory window decreased by 70% compared to the pristine state. For the FeFET with CDE/CFE = 15, the number of endurable cycles was 109 or more. This is a dramatic improvement over the endurance of FeFETs based on thick ferroelectric films or large memory windows reported so far.11,16,32 The inset in Fig. 3(e) shows the endurance according to the capacitance ratio. It can be seen that the number of endurable cycles increased as the capacitance ratio increased. As the capacitance ratio increased, the state of the FeFET could be sustained for up to about 108 s, or approximately 10 years, as seen in Fig. 3(f), by extrapolating the threshold voltage. This can be explained by the suppression of the depolarization field as the capacitance ratio is increased.
Fig. 4(a) depicts a 3D ferroelectric NAND cell structure that was designed to increase the device density by achieving effective area control between the ferroelectric film and gate insulator in a vertical 3D structure. The area of the gate insulator covered by the lower floating gate was maximized by forming a channel region facing outward from the center of each cell, whereas the overlapping area of the upper and lower floating gates was minimized to reduce the effective area of the ferroelectric film. The value of CDE/CFE in the 3D ferroelectric NAND flash was determined by three main structural parameters as follows: α (the overlapping length between the ferroelectric film and the floating gate); a1 (length from the core to the protrusion of the poly-Si pillar); and h (height of the protrusion of the channel) of the 3D ferroelectric NAND flash.
Fig. 4(b) shows the capacitance ratio according to the different values of each structural parameter after fixing the values of the other two parameters. In the cases of a1 and h, the capacitance ratio increased with the increase in these values as they correspond to the diameter and height of the gate insulator. In contrast, a decrease in α, which indicates the overlapping area between the ferroelectric film and floating gate, led to a decrease in the capacitance ratio.
Most studies on vertical FeFETs presented thus far have utilized a negative voltage applied to the gate or word line (WL) to shift the threshold voltage in the negative direction.6,8,33 However, the complexity of the operations increases because additional circuit components are required to use a negative voltage for the data-updating process. This problem can be addressed by referring to the erase operation of the existing 3D NAND flash memory.
The existing 3D NAND flash uses a method of increasing the channel voltage for the erase operation. Gate-induced drain leakage (GIDL)-based erase or bulk erase methods using a common source line (CSL) contact are typical examples wherein hole carriers are injected into the channel to convey high voltage from the CSL contact to the rest of the channel. However, this erase mechanism can also be used for the program operation if the WL of the program target cell is maintained at the ground state while applying a positive voltage to the WLs of the other non-target cells to minimize the voltage difference across the gate stack. However, a simultaneous increase in the channel potential at the strings sharing a CSL makes selective programming of the target cell impossible.
Therefore, we proposed an operation scheme for the selective program operation of 3D ferroelectric NAND flash, as shown in Fig. 4(c). For the program operation of the 3D ferroelectric NAND flash, GIDL was utilized to increase the channel potential. For this, as shown in Fig. 4(d), the heavily doped region was set to overlap the channel of the string select transistor, which was connected to the string select line (SSL). When the program operation proceeded, in the case of a string select transistor, GIDL was induced by applying a low-voltage VCC. At this time, the generated hole carriers were injected into the entire channel and converted into an electrically conducting state. This enabled the high programming voltage of the VPGM applied to the BL to be transmitted through the channel. Conversely, in the case of a non-target string sharing the same SSL with the target string, the BL voltage was set to the ground state, thus avoiding an unnecessary increase in the potential of the channel, while the relatively high voltage of VPGM − VCC was applied to the SSL of the non-target string sharing the same BL to block the GIDL. Through this operational scheme, the channel potential of only the desired string could be selectively increased.
In the case of the target string, the polarization switching of the ferroelectric film leading to a positive shift in the threshold voltage was induced by increasing the channel potential and simultaneously setting the WL of the program target cell to the ground state. This had the equivalent effect of applying a negative voltage to the WL of a programming cell. The WLs of the non-target cells in the same string were floated during the program operation to prevent program disturbances in the string that shares the same WL for which the potential of the channel is not boosted. When the WL was floated, the potential of the entire cell could be boosted owing to the high potential of the channel, thus preventing a voltage difference across the gate stack of the non-target cells. In the case of the erase operation, block erase was performed by applying the erase voltage VERS to all WLs. For the read operation, a pass voltage that can minimize the disturbance in the polarization state of each 3D ferroelectric NAND cell was applied to the target string to extract the current value. The value of the pass voltage corresponded to the read disturbance-free voltage, which was examined earlier.
Fig. 5 shows the results of the TCAD simulation to verify whether the operation scheme of the previously proposed 3D ferroelectric NAND flash is valid. For simplicity, a simulation was performed on a string consisting of five cells, and the detailed methodology of the simulation is explained in the ESI.†
Considering that the four strings are directly involved in the operation of the 3D ferroelectric NAND flash, string 1 was set as the program target string, sharing the WLs with string 2. String 3 shared the BL with string 1, and string 4 was connected to string 3 with the same WLs. During the program operation, cell 3 (connected to WL3) of string 1 was set as the target cell. For the programming operation, the voltage of the BL was maintained at 15 V; the selector transistor was maintained at 2 V; the WL of the target cell was kept in the ground state; and the remaining cells were floated following the aforementioned operation scheme of the 3D ferroelectric NAND flash.
Data along the X-cut line passing through the ferroelectric film and channel region were extracted for the analysis of the electrical values from the 3D ferroelectric NAND flash, as shown in Fig. 5(a). Fig. 5(b)–(e) depict the change in the polarization of each cell, channel potential, hole density, and electron density in the four strings during the program/erase operation, respectively. For the corresponding values, in the case of block erase, because all strings show the same operation, they are marked as “All” in the graph.
Fig. 5(b) shows the polarization value of each string during the program operation. The polarization value of the target cell (between the X-cut value of 0.8 μm and 1.0 μm) reaches approximately 25 μC cm−2, whereas there is virtually no change in other cells. This indicates that selective programming of the target cell was possible while there was no program disturbance (unwanted polarization switching) in other strings or cells. Block erase was found to operate normally for all strings and cells and exhibited a polarization value of –23 μC cm−2. For convenience, the absolute value of polarization is depicted in the figure.
Fig. 5(c) shows the electrostatic potential during the program and block erase operations. Potential boosting owing to GIDL can be seen throughout string 1, where the program target cell is located. The potential profile of string 1 shows two apparent voltage-drop points. The right side is due to the application of the ground voltage to the WL of the target cell, whereas the left side is due to a voltage drop at the buffer oxide caused by the comparatively low voltage of the target cell floating gate. Voltage drop at the buffer oxide, as shown in Fig. 5(b), did not affect the polarization state of the neighboring cell. In the case of neighboring cells, it can be confirmed that there was no potential drop across the cell because the WLs float. The other strings did not have any potential drop across the gate stack because the channel potential was not boosted owing to our program scheme. In contrast, when VERS was applied to each WL during a block erase operation, potential peaks were apparent in each cell.
Fig. 5(d) shows the hole density of the strings during the program and block erase operations. The hole carriers supplied by the GIDL in the SSL region were collected at the target cell owing to the relatively low potential applied to the gate at the target cell. Fig. 5(e) shows the electron density of the strings during the program and block erase operations. Electrons gathered owing to the positive voltage applied to the gate of all cells during the block erase operation.
Fig. 6 shows the electric field profile in the ferroelectric film and gate insulator during the operation of the 3D ferroelectric NAND cell according to the value of α (6, 12, and 30 nm) during the program operation. The closer the displayed color is to red (blue), the stronger (weaker) the electric field intensity. A decrease in α led to a weaker electric field through the gate insulator, which mitigated electrical stress on the gate insulator. For the case of CDE/CFE = 15, the electric field applied to the ferroelectric film (gate insulator) was 3.4 MV cm−1 (4.2 MV cm−1).
Footnotes |
† Electronic supplementary information (ESI) available: Polarization–electric field curves for various Hf:Zr ratios and thicknesses, capacitance–voltage curves of HfZrO with a thickness of 30 nm, grain size analysis data (SEM) and extracted grain size distributions, and simulation/fabrication/electrical characterization methods. See DOI: https://doi.org/10.1039/d2tc01608g |
‡ These authors contributed equally. |
This journal is © The Royal Society of Chemistry 2022 |