Seyeong
Yang
a,
Taegyun
Kim
a,
Sunghun
Kim
a,
Daewon
Chung
a,
Tae-Hyeon
Kim
d,
Jung Kyu
Lee
a,
Sungjoon
Kim
b,
Muhammad
Ismail
a,
Chandreswar
Mahata
a,
Sungjun
Kim
*a and
Seongjae
Cho
*c
aDivision of Electronics and Electrical Engineering, Dongguk University, Seoul 04620, South Korea. E-mail: sungjun@dongguk.edu
bDepartment of Electrical and Computer Engineering, Seoul National University, Seoul 08826, South Korea
cDepartment of Electronic and Electrical Engineering, Ewha Womans University, Seoul 03760, South Korea. E-mail: felixcho@ewha.ac.kr
dSchool of Electrical and Computer Engineering, Georgia Institute of Technology, Atlanta, GA, 30332, USA
First published on 12th July 2023
Although vertical configurations for high-density storage require challenging process steps, such as etching high aspect ratios and atomic layer deposition (ALD), they are more affordable with a relatively simple lithography process and have been employed in many studies. Herein, the potential of memristors with CMOS-compatible 3D vertical stacked structures of Pt/Ti/HfOx/TiN-NCs/HfOx/TiN is examined for use in neuromorphic systems. The electrical characteristics (including I–V properties, retention, and endurance) were investigated for both planar single cells and vertical resistive random-access memory (VRRAM) cells at each layer, demonstrating their outstanding non-volatile memory capabilities. In addition, various synaptic functions (including potentiation and depression) under different pulse schemes, excitatory postsynaptic current (EPSC), and spike-timing-dependent plasticity (STDP) were investigated. In pattern recognition simulations, an improved recognition rate was achieved by the linearly changing conductance, which was enhanced by the incremental pulse scheme. The achieved results demonstrated the feasibility of employing VRRAM with TiN nanocrystals in neuromorphic systems that resemble the human brain.
In terms of architecture, 3D RRAM can be configured as either horizontal RRAM (HRRAM) or vertical RRAM (VRRAM).15,18–21 HRRAM is enlarged by stacking layers on top of a 2D crossbar array, which offers improved performance in terms of producing shorter RC delays and higher array sizes with less energy.18,19 By using planar deposition methods (such as physical vapor deposition (PVD)), HRRAM can be manufactured using a 2D crossbar array, allowing the combination of selector devices.18,19 In contrast, VRRAM employs atomic layer deposition (ALD) techniques for the switching layer and deep and high aspect ratio trenching to construct multilayer memory cells, which is challenging for incorporating selector devices.5,20,21 However, VRRAM is more cost-effective than HRRAM due to its relatively smaller lithography process. In comparison, HRRAM is defined in the lithography stage, increasing the number of lithography masks and process steps linearly as the number of stacked layers increases.22–24
The basic working mechanism of RRAM (or memristors) for storing or erasing data is the transformation between high and low resistance states in MIM cells by an external voltage.25 Diverse materials are employed as oxide layers between metal electrodes, with binary metal oxides (such as HfOx, NiOx, AlOx, and TiOx) being studied in particular.26–31 Of these, HfOx is CMOS compatible and offers many benefits, including a high dielectric constant (∼25) and a wide bandgap (∼6 eV).32,33 Moreover, HfOx-based RRAM relies on the formation and rupture of conductive filaments, which are produced by the migration of oxygen vacancies within the switching layer.34,35 Accordingly, it is important to determine the factors that improve reliability (especially in vertically stacked structures), because it is challenging within RRAM to handle the intrinsically and stochastically generated filaments. Among the various improvement techniques (such as doping, multilayer stacks, and interface engineering) to minimize fluctuation, inserting nanocrystals into the HfOx switching layer was selected in this study to enhance the resistive switching properties.36–44 In ITO/HfOx/ITO flexible RRAM devices, controlling the growth of conductive filaments in the amorphous-nanocrystalline HfOx switching layer achieves reproducible switching behavior.45 Here, Pt-NCs are introduced into the TiO2−x oxide layer to achieve reliable switching properties and low cycle-to-cycle variations.46 In addition, IrOx nanodot-embedded AlOx RRAM devices have attractive nonvolatile features, low variability, and excellent multilevel characteristics (MLC) for 3D applications.47 The presence of TiN nanoparticles deposited with ALD in Au/Ti/HfAlOx/TiN-NP/HfAlOx/ITO RRAM devices also facilitates improvements in the memory window to improve and implement conductance quantization and multilevel properties.48
In this paper, we present a Pt/Ti/HfOx/TiN-NCs/HfOx/TiN stack 3D vertical RRAM structure. Furthermore, a multilayer structure with the potential to be used in high-density 3D VRRAM is demonstrated using a HfOx switching layer with TiN-NCs fabricated using the ALD technique. Key memory properties (such as endurance and retention) are examined in comparison with a single device with a 2D planar structure to demonstrate stable switching at all layers of the VRRAM structure. Moreover, by measuring the potential and depression characteristics, excitatory post-synaptic current, and spike-timing-dependent plasticity, we successfully simulated synapses in a 3D configuration. We also demonstrate that a memristor is suitable as a synaptic device in neuromorphic systems by simulating pattern recognition using the MNIST database.
Subsequently, a HfOx switching layer was deposited to cover the nanocrystal layer under the same conditions as mentioned previously. Then, a Ti adhesion layer of 10 nm thickness and a Pt electrode of 200 nm thickness were deposited using e-beam evaporation (ULVAC, FF-EB20). To apply ground to the plane electrode, the contact pads were patterned and etched. SiO2 was then etched on the top layer for the contact pads of M1 and M2. Subsequently, M2's contact pad was covered and only M1's contact pad was opened by etching TiN and SiO2, in that order. The electrical properties in DC and pulse modes were measured using a semiconductor parameter analyzer (Keithley 4200-SCS, Cleveland, OH, USA) and a 4225-PMU ultrafast module. The M1 cells employed a TiN layer directly on top of the passivation oxide, whereas the M2 cells used a TiN layer between the SiO2 layer as the bottom electrode. These two cells shared a common top electrode and a switching layer. The contact pad of each layer was grounded while the program and erase voltages were assigned to the pillar electrodes during the measurements.
First, we investigated a 2D planar RRAM device with a cell area of 10000 μm2 in the same stack as the VRRAM devices. To initiate a switching operation in memristor devices after forming localized conductive filaments, a forming process is required before resistive switching. Fig. 2(a) displays the I–V characteristics of a 2D single cell of Pt/HfOx/TiN-NCs/HfOx/TiN, while the forming curve is presented in Fig. S3(a).† The current increased abruptly at −8.8 V when −10 V of forming voltage was applied to the TE while maintaining a current restriction of 10 μA, creating a conductive filament in the initial state. The oxygen ions moved to the TE and disrupted the conductive path consisting of oxygen vacancies when an opposite voltage of 2.5 V was applied to the TE. During the set process, a negative voltage was applied to reconnect the conductive path for programming under a compliance current of 5 mA, which prevented a permanent breakdown. Typical abrupt set and gradual reset behaviors were observed during the formation and rupture of the filaments at the TiN nanocrystal's interface in DC sweep mode.
Fig. 2 I–V characteristics: (a) a single cell, (b) on the first floor (M1), and (c) on the second floor (M2) of VRRAM. |
The electrical properties for 30 cycles in two layers of a 3D vertical RRAM are presented in Fig. 2(b) and (c). Fig. S3(b) and (c)† illustrate the forming process, which is necessary (similar to the 2D single cell). We observed that the current of the memory cell on M1 surged quickly at −42.7 V when −50 V was applied to the pillar electrode under the same compliance current of 10 μA as a single cell. In the case of M2, the current increased at −20.2 V to generate an initial conductive path. As the thickness of HfOx increases, numerous associated studies have reported that the forming voltage also increases.50–52 Accordingly, it followed that a higher forming voltage was required for the HfOx switching layer, which had a total thickness of 20 nm.50–52 In addition to the HfOx thickness, the cell area is a factor when determining the forming voltage, because a higher forming voltage is required as the cell area diminishes.26,52 A vertically stacked structure with a cell size of 1.88 μm2 requires a higher forming voltage. The decrease in the forming voltage of M2 after the switching operation of the cell with M1 as the BE could be affected by the interlayer interference effect, which would inevitably be caused by the strong forming voltage related to the structure sharing the pillar electrode and the switching layer. Applying an opposite polarity voltage would disconnect the conductive path composed of oxygen vacancies, similar to the switching behaviors in single cells. We examined 30 consecutive I–V cycles of the memory cells for M1 and M2. When a set voltage of −6.5 V was applied to the pillar electrode, the current increased, which means that a filament was formed in the HfOx layer. During the reset process, the low-resistance state (LRS) was transformed into a high-resistance state (HRS) when 6.5 V was applied, which was similar to the resistive switching behavior in the single cell (both M1 and M2 of VRRAM). The power comparison needed to sustain a low resistance state is shown in Fig. S4.† When compared to a single cell with a 2D planner structure, VRRAM consumes four times less power. Low-power driving is feasible in the vertical-stacked architecture since programming/erasing procedures also use less energy (Fig. S5†).51,52 The RRAM device suffered from severe fluctuations in the operating voltage and resistance states due to the stochastic rupture and regrowth of the branched conductive filaments.16,44 Furthermore, process variations (such as trench hole etching) and the stage of generating multilayer cells in VRRAM are inevitable.22 Accordingly, process variations both within and between layers should be considered. The operating voltage and resistance states were compared depending on the specific design modifications from a single cell of the planetary structure to VRRAM. The distributions of the set voltage for a single cell device and M1 and M2 devices are shown in Fig. 3(a)–(c). The set voltage of the single cell was −1.2 V, compared to −4.26 and −3.82 V for M1 and M2 of VRRAM, respectively. A higher voltage (−3.82 or −4.26 V) in VRRAM was necessary for the formation of a filament due to a decrease in the number of defects because of the cell area reduction.53,54 The set voltage at M1 and M2 differed slightly, which could be attributed to either interlayer interference or process variations within each layer.
Fig. 3 Voltage distribution in the set process for (a) a single cell, (b) the first floor (M1), and (c) the second floor (M2). |
Next, the overall cycle-to-cycle resistance state fluctuations and variations from cell-to-cell to device-to-device were collected. Fig. 4(a) and (b) display the LRS and HRS distributions in the M1 and M2 cells of the VRRAM device. All cells were switched under the same voltage and current limit conditions during the set process. The resistance value from each cell was derived from 30 DC cycles when examining the resistance state distribution within a device. The average was divided by the standard deviation to obtain the coefficient of variation (CV) for technically uniform switching. The CVLRS and CVHRS values were 0.41 and 0.49, respectively, in the M1 cell. In comparison, the values of M2 cells were 0.39 and 0.40 for CVLRS and CVHRS, respectively. This result indicated that the LRS and HRS values of the cells sharing the same plane electrode were nearly constant. The conductive filaments connecting the pillar electrode and the plane electrode allowed current to flow near the TiN nanocrystal, enabling stable resistive switching.44,47,48,55–57 Fig. S6† shows cell-to-cell variation in other devices, which shows a similar tendency to Fig. 4(a) and (b). The resistance distribution in five other single cells is shown in Fig. 4c. The coefficients of variation for LRS and HRS in a single cell are 1.05 and 0.54, respectively. The HRS and LRS resistance distribution of fifteen VRRAM devices are displayed to demonstrate device-to-device variability in Fig. 4(d). In the M1 cell, the CVLRS and CVHRS values were 0.87 and 0.93, respectively, and in the M2 cell, the CVLRS and CVHRS values were 3.13 and 1.76. As can be seen, the coefficient of variation is greater at M2 than at M1, and the reason why the coefficient of variation is relatively high at M2 is that the strong forming voltage of M1 affects the resistance state of the cells located at M2. The CV value is also increased by a cycle that does not have a high current level and has an intermediate resistance value but typically has a constant resistance value in 15 different devices. By enhancing the stochastic features of filament generation in a thick HfOx switching layer with a thickness of 20 nm, a stable resistance state could be maintained in terms of cycle-to-cycle and device-to-device.
Stable endurance is important in memory or synaptic device performances for evaluating reliability and reproduction.58Fig. 5(a) displays the single-cell endurance properties for up to 1000 cycles. The device exhibited stable endurance characteristics with an on/off ratio of approximately 110. Similarly, in VRRAM, the repetition in DC mode could be conducted while maintaining an on/off ratio of approximately 60 (M1) and 75 (M2) for 500 cycles, as displayed in Fig. 5(b) and (c). Moreover, a retention test at a read voltage of 0.2 V was conducted, as displayed in Fig. 5(d)–(f). For nonvolatile memory applications, single cells (Fig. 5(d)), M1 (Fig. 5(e)), and M2 (Fig. 5(f)) all demonstrated outstanding retention characteristics of 10000 s without any overlap or degradation. Fig. 5(g) and (h) depict a comparison of the pulse endurance properties in a single cell, M1 and M2 in VRRAM and the resistance state conversion was observed when a 0.2 V/100 μs read pulse was applied. In the case of a single cell, set/reset pulses of −1.4 V/100 μs and 2 V/100 μs were utilized. VRRAM, M1, and M2 were also tested with −3.2 V/100 μs set pulses and 4 V/100 μs reset pulses. In all three instances, the cycle was run more than 10000 times, demonstrating the stable endurance properties in AC mode.
To overcome the limitations of binary memory, which can only store the two states of 0 and 1 for neuromorphic application, MLC for implementing multiple synaptic weights are crucial.59–62 Generally, MLC are achieved by adjusting the reset voltage or compliance current in the set and reset processes. Fig. 6(a) displays the I–V characteristics when two different reset voltages were applied: 4.5 and 5.5 V. When the reset voltage was increased from 4.5 to 5.5 V, the on/off ratio increased and the electric field boosting filament oxidation strengthened, resulting in a higher resistance state. The DC endurance properties of 100 cycles for the two reset voltage conditions are displayed in Fig. 6(b). When a smaller reset voltage was applied, the filament was not totally ruptured as more switching was repeated. However, when a stronger reset voltage was applied, the conductive path was completely disconnected, resulting in 100-cycle achievement. Fig. S7† illustrates the I–V characteristics with fixed set and reset voltages along with different compliance currents of 500 μA, 1 mA, and 5 mA. Here, the VRRAM device with TiN nanocrystals was not suitable for executing MLC by changing the diameter of the CF through compliance current adjustment, since the LRS tended to be constant as the compliance current increased. As a result, the multilevel resistance state could be established by setting an appropriate reset voltage, suggesting that RRAM is capable of multilevel storing and is appropriate for synaptic devices. Next, the conduction mechanism of 3D VRRAM with TiN nanocrystals was investigated. Fig. 7(a) and (b) display the fitting of the I–V curve for reset voltages of 5.5 and 4.5 V, respectively. For both HRS and LRS, ln(I) was proportional to , which indicated that regardless of the reset voltage, both resistance states followed Schottky emission that was established at the interface between the metal electrode and the switching layer. The barrier was overcome by electrons or holes with thermal energy.63 Schottky emission is represented by the following eqn (1):
(1) |
(2) |
Fig. 6 Multilevel characteristics of Pt/Ti/HfOx/TiN-NCs/HfOx/TiN VRRAM: (a) DC switching I–V curves and (b) DC endurance (100 repeated sweeps). |
Fig. 7(c) displays the resistance values as a function of temperature. Here, both resistance states decreased as the temperature increased. The devices with TiN nanocrystals followed the Schottky emission conduction mechanism, which indicated an increase in the number of electrons thermally passing through the barrier as the temperature increased. The conduction process of VRRAM with TiN nanocrystals is schematically shown in Fig. 7(d)–(f). The TEM image in Fig. S8† illustrates how the filament is attached and disconnected in VRRAM. For the transition from HRS to LRS, a negative voltage induced a conductive path consisting of oxygen vacancies near the TiN nanocrystal interface (Fig. 7(d)). Fig. 7(e) illustrates the reset process at 5.5 V, which resulted in a higher potential barrier height near the TiN nanocrystal interface compared to 4.5 V. This result implied that the gap between the TiN-NCs and the conductive filaments was larger at 5.5 V, resulting in a higher resistance state.
Various analyses of pulse responses were conducted to assess the synaptic behaviors of the devices, which mimic the basic biological synapse functions. Long-term potentiation (LTP) and long-term depression (LTD) properties are the most fundamentally necessary functions among the essential synaptic functions.70–72 Receiving stimulus impulses can strengthen the connection between two adjacent neurons, resulting in potentiation or depression.70–72 To simulate the LTD and LTP properties, a conductance change that was constantly altered by applying a pulse signal was examined. Potentiation and depression characteristics under 50 identical pulses of the same amplitude and width were evaluated, in which the conductance was converted from the current at a read voltage of 0.2 V, as displayed in Fig. 8(a). The conductance was increased by applying an identical pulse of −3 V/10 μs for the LTP behavior. To represent the LTD behavior, 50 consecutive pulses with a pulse height of 3 V and a pulse width of 10 μs were employed. Binary switching renders it more difficult to imitate an analog synapse operation since the conductance changes quickly in the first pulse signal. For more gradual conductance change modulation, potentiation was obtained by using pulse voltage changes from −1.7 to −2.18 V in steps of 0.01 V with a pulse width of 10 μs, while depression was obtained by changing the pulse voltage from 1.8 to 2.17 V in steps of −0.01 V at a fixed pulse width (10 μs) with a read voltage of 0.2 V (Fig. 8(b)). The conductance progressively increased in accordance with the potentiation pulse sequence when the incremental pulse was applied, and then gradually decreased for the depression pulse. The following pulse modification method can be used to achieve a linear conductance change.
To demonstrate the improved results for neuromorphic systems, a pattern recognition simulation was performed. A neural network system for evaluating the potentiation and depression properties was constructed to determine its suitability for pattern recognition. A deep neural network (DNN) structure was developed utilizing the Modified National Institute of Standards and Technology (MNIST) database, as shown in Fig. 8(c). The number of input nodes used was 784, which corresponded to the number of pixels in the MNIST binary images, and a sample image of size 28 × 28 pixels was employed. The input data were transmitted to the output layer after a nonlinear transformation has been performed in the three hidden layers between the input and output layers while considering the weight parameter. The outcome was provided by the output layer in 10 nodes, corresponding to 0–9. The measured conductance values were then used as the artificial weights in a neural network. Fig. 8(d) displays a comparison of the recognition accuracy based on the data measured in Fig. 8(a) and (b) using the aforementioned method. Fig. 8(e) and (f) display the images in which 60000 images were acquired over a total of 10 epochs from the measurement results obtained with an identical and incremental pulse, respectively. The identical pulse scheme yielded a recognition accuracy of 90.32%, whereas the recognition accuracy of the pulse modulation scheme was recorded as 94.91%. The linear conductance change proved to be suitable for neuromorphic applications, as the recognition accuracy could be boosted to 4.59% by incremental pulse modulation.
Fig. 9(a) illustrates the synapse junction structure that allowed a stimulus to be transmitted from one neuron to another between two adjacent neurons. Here, the calcium channel opened at the previous synaptic terminal and transferred to the chemical synapse in response to the initial stimulation. To trigger postsynaptic neurons, neurotransmitters were then released and dispersed into synaptic neurons.73,74 In the following, the ways that stimuli are transferred in chemical synapses are discussed, where two-terminal RRAM works in a way that is both physically and functionally equivalent.75 The method of sending a spike pulse to the TE and verifying a response at the BE to replicate synaptic characteristics in a two-terminal plane RRAM has been actively researched.76 We additionally employed vertical RRAM in 3D to accomplish similar synaptic plasticity properties. In neuromorphic systems that mimic the human brain, synaptic plasticity refers to non-volatile changes in the synaptic weight.77–79 To vary the synaptic weight between pre- and post-neurons, the interval time and strength of the spiking signal are changed.78–80
Excitatory post-synaptic current (EPSC) measurements of spike-rate-dependent plasticity (SRDP) are displayed in Fig. 9(b). By varying the interval time between pulses to 10, 50, 100, 250, and 500 μs, the rate of five identical programming or erase pulses were altered with a programming pulse of −2.4 V/10 μs and an erase pulse of 2.7 V/10 μs. The stimulus transmitted to the postsynaptic neuron was stronger at higher frequencies (shorter periods). Additionally, the post-synaptic response changed as the strength of the stimulus varied, as evidenced in Fig. 9(c)–(f). Using the same five programming or erase pulses of varying amplitudes and a read voltage of 0.2 V applied between each pulse, the conductance value was measured with the interval time fixed. The conductance value before applying a programming pulse was represented by pulse number 1, and after applying a programming pulse train was represented by pulse number 6, as displayed in Fig. 9(c). Fig. 9(d) depicts the EPSC gain as the ratio of the current to the initial state after the application of five programming pulses. When the EPSC gain was represented by the conductance value in Fig. 9(c), the EPSC gain correspondingly increased in proportion to the amplitude of the programming pulse. Fig. 9(e) indicates the post-synaptic response for the applied erase pulse when the erase pulse amplitude was altered. Here, the EPSC gain reduced with increasing erase pulse amplitude in Fig. 9(f), demonstrating that post-synaptic neurons’ responses (which vary with the stimulus intensity) can convincingly replicate synaptic properties.
Fig. 10 displays the spike-timing dependent plasticity (STDP), which determines the synaptic weight based on how long it takes for the pre-neuron stimulus to reach the post-neuron.73 The framework displayed in Fig. 10(a) controlled the strength of the connections between the neurons and then converted to long-term memory or removed data by strengthening or weakening these links. The pre- and post-spikes were applied to an identical pulse train (−1, +2.5, +2.3, +2.1, +1.9, +1.7, and +1.5 V) and the pulse interval for each pulse was 10 μs. While LTD occurred when the post-synaptic pulse was before the pre-synaptic pulse, LTP occurred when the pre-synaptic pulse reached before the latter. In both cases, as the interval between the pre- and post-synaptic spikes lengthened, the change in the synaptic weight declined. Fig. 10(b) displays the synaptic weight change (ΔW = (Gt − Gi)/Gi × 100%) for spiking timing (Δt), with the red fitting curve corresponding to the synaptic change function using the following eqn (2):
(3) |
Fig. 10 (a) Pulse scheme for pre-spike, post-spike, and effective pulse on synapses. (b) Spike-timing-dependent plasticity (STDP) behaviors of Pt/Ti/HfOx/TiN-NCs/HfOx/TiN VRRAM. |
Herein, we fabricated a Pt/Ti/HfOx/TiN-NCs/HfOx/TiN vertical RRAM structure and evaluated the resistive switching properties for use as high-density neuromorphic synapses. The process from trench etching to pillar electrode deposition proceeded successfully and outstanding non-volatile properties were achieved. This was verified by measurements of the excellent memory characteristics of I–V curves, retention, and DC endurance at each layer. Cycle-to-cycle, cell-to-cell, and device-to-device variations were also examined based on the distribution of driving voltage and resistance in single cells of the planar structure and each layer of VRRAM with NCs. As the cell size was minimized due to the 3D configuration, the LRS of a single cell was lower than that of VRRAM, which suggested that the required driving voltage increased or that the structure sharing the switching layer with the pillar electrode would be affected. In the pattern recognition simulations, the recognition accuracy was improved by linearly designing conductance changes using the pulse amplitude modulation of binary switching that flipped between two states (LRS and HRS). Additionally, TiN-NC inserted VRRAM shows promising biological synapse features like potentiation and depression, SRDP, and STDP in addition to the multilayer characteristics accomplished through reset voltage regulation. Thus, 3D VRRAM with TiN-NCs is a promising candidate for neuromorphic computing systems as artificial synapses and data storage.
Footnote |
† Electronic supplementary information (ESI) available. See DOI: https://doi.org/10.1039/d3nr01930f |
This journal is © The Royal Society of Chemistry 2023 |