# Nanoscale

## Accepted Manuscript



This is an *Accepted Manuscript*, which has been through the Royal Society of Chemistry peer review process and has been accepted for publication.

Accepted Manuscripts are published online shortly after acceptance, before technical editing, formatting and proof reading. Using this free service, authors can make their results available to the community, in citable form, before we publish the edited article. We will replace this Accepted Manuscript with the edited and formatted Advance Article as soon as it is available.

You can find more information about *Accepted Manuscripts* in the **Information for Authors**.

Please note that technical editing may introduce minor changes to the text and/or graphics, which may alter content. The journal's standard <u>Terms & Conditions</u> and the <u>Ethical guidelines</u> still apply. In no event shall the Royal Society of Chemistry be held responsible for any errors or omissions in this *Accepted Manuscript* or any consequences arising from the use of any information it contains.



www.rsc.org/nanoscale

Cite this: DOI: 10.1039/c0xx00000x

# **ARTICLE TYPE**

### Ultralow-power Non-volatile Memory Cells based on P(VDF-TrFE) Ferroelectric-gate CMOS Silicon Nanowire Channel Field-Effect Transistors

#### Ngoc Huynh Van, Jae-Hyun Lee<sup>1</sup>, Dongmok Whang<sup>1</sup>, and Dae Joon Kang<sup>\*</sup>

## s Received (in XXX, XXX) XthXXXXXXX 20XX, Accepted Xth XXXXXXXX 20XX DOI: 10.1039/b000000x

Nanowire-based ferroelectric-complementary metal-oxide-semiconductor (NW FeCMOS) nonvolatile memory devices were successfully fabricated by utilizing single n- and p-type Si nanowire ferroelectric-gate field effect transistors (NW FeFETs) as individual memory cells. In addition to having the advantages of single channel n-and p-type Si NW FeFET memory, Si NW FeCMOS memory devices <sup>10</sup> exhibit a direct readout voltage and ultralow power consumption. The reading state power consumption of this device is less than 0.1 pW, which is more than 10<sup>5</sup> times lower than the ON-state power consumption of single-channel ferroelectric memory. This result implies that Si NW FeCMOS memory devices are well suited for use in non-volatile memory chips in modern portable electronic devices, especially where low power consumption is critical for energy conservation and long-term use.

#### 15 1. Introduction

Non-volatile memory chips are indispensable in modern portable electronic devices, and ferroelectric memory has great potential for use in such applications. Building ferroelectric memory with low power consumption is especially critical for conserving 20 energy and for the long-term use of such devices. Ferroelectric

- memory based on ferroelectric-gate field effect transistor (FeFET) has many desirable features over conventional memory, including non-destructive readout operation, small cell size, low-voltage operation and non-volatility. In particular, the physical movement
- <sup>25</sup> of atoms in the ferroelectric layer in response to an external field happens to be extremely fast with a finite energy barrier for ionic displacement within crystal structure of ferroelectric materials, and only requires an electric field to induce the polarization of ferroelectric layer. This allows ferroelectric memory to work at
- <sup>30</sup> very low power and with high-speed programming/erase states.<sup>1-3</sup> Nanowires (NWs) as conducting channel in FETs have gained attention over the past decade because of their unique physical properties.<sup>4</sup> The small dimension and high crystallinity of NWs enable to realize NW-based FETs and it exhibits
- <sup>35</sup> enhanced field-effect mobility ( $\mu_{eff}$ ), subthreshold swing (*S.S*), and operation voltage.<sup>5-8</sup> Due to the superior carrier transport properties, it can be utilized in various applications, especially for NW FeFETs.

Many reports have suggested that NW FeFETs exhibit higher <sup>40</sup> performance, specifically longer retention time and better endurance when compared to thin-film based FeFET memory.<sup>9-12</sup> The superior mobility and small size of CNTs and graphene ribbons has been exploited in order to replace recent Si technology in device operation speed.<sup>13,14</sup> However, graphene-

<sup>45</sup> ribbon based FeFETs suffer from a very low on/off ratio due to semi-metallic behavior and high leakage current caused by scattering from various sources, such as charged impurities and atomic defects/ripples.<sup>15,16</sup> Also, the difficulty in selecting metallic or semiconductor CNTs continue to limit their use in <sup>50</sup> ferroelectric memory applications.<sup>17</sup> So far, in terms of transport properties, Si is still the best candidate for use as a conducting channel.<sup>6,7</sup>

The difficulty in obtaining a good interface between oxide ferroelectric materials (e.g. Lead Zirconate Titananium-PZT, <sup>55</sup> Bismuth Titanium Oxide-BTO) and Si conducting channels lies in the buffer layer between the ferroelectric material and the Si, which leads to an increase in the depolarization field and working voltage of Si-based FeFET memory.<sup>1,18</sup> Organic ferroelectric material poly(vinylidene fluoride-trifluoroethylene) (P(VDF-<sup>60</sup> TrFE)) for nonvolatile memory devices has been exploited by many research groups, not only because of its light weight, flexibility, solution-based wide-area application, and simple, lowcost fabrication, but also because a buffer layer may be omitted owing to its low-temperature processing capability.<sup>2,19-22</sup>

A single NW FeFETs for high-performance ferroelectric memory devices have been well studied.<sup>9-12</sup> Due to the ON and OFF states being determined by a difference in current through the conducting channels, the reading power consumption is at a maximum in the high conductance state (ON), which can be 10<sup>2</sup> <sup>70</sup> to 10<sup>5</sup> times higher than in the low conductance state (OFF).<sup>9-12</sup> Furthermore, complementary metal oxide semiconductor-(CMOS) based logic devices involving n-type and p-type fieldeffect-transistors (FETs) are used almost exclusively in analog and digital circuits because of their simplicity, noise immunity, <sup>75</sup> and low-static power consumption. Since one transistor of the pair is always off, the reading state's power consumption is extremely low because of the readout voltages. By taking advantage of low power consumption, high-speed at programming/erase states of single channel FeFETs memory, and low power consumption for reading states in the CMOS structure, the production of high performance and ultralow power memory can be expected.

- In this study, nanowire-based ferroelectric CMOS (NW <sup>5</sup> FeCMOS) memory devices were produced by combining a single n- and a p-type Si NW FeFETs. The newly developed memory devices can be operated with ultralow static power dissipation and reading state power consumption, much lower than that of typical single-channel NW FeFETs memory devices. The <sup>10</sup> interfacial layer problem was overcome by incorporating P(VDF-
- TrFE) as a ferroelectric-gate through a low temperature fabrication process, having chosen Si as the best candidate in terms of transport properties and an omega-shaped ferroelectric gate for enhancing device performance. By optimizing the doping
- <sup>15</sup> concentration of the Si NW, the NW FeCMOS memory cells exhibit excellent memory characteristics with ultralow ON and OFF reading-state power consumption, a direct readout voltage with a voltage modulation between the ON and OFF states exceeding 10<sup>4</sup>, and a retention time of over  $5 \times 10^4$  sec while <sup>20</sup> maintaining a  $V_{ON}/V_{OFF}$  ratio higher than  $10^3$ .

#### 2. Experimental

Synthesis of n- and p-type Si NWs: The n- and p-type Si NWs used in this study were grown on Si (100) substrates with Au catalysts using a vapor-liquid-solid method, as reported in detail

<sup>25</sup> by T. Koo *et al.*<sup>23</sup> In this experiment, n- and p-type Si NWs were doped with phosphorus or boron directly during growth. The silane (SiH<sub>4</sub>)/phosphine (PH<sub>3</sub>) gas ratio was varied from 4,000:1 to 10,000:1 for n-type Si NWs, whereas the boron-doped p-type Si NWs were grown with a silane (SiH<sub>4</sub>)/diborane (B<sub>2</sub>H<sub>6</sub>) gas <sup>30</sup> ratio varied from 3,000:1 to 6,500:1.

Si NW FeCMOS memory device fabrication and characterization: Single crystalline Si NWs with a typical diameter of 50-70 nm were first dispersed via ultra-sonication in isopropanol and then transferred onto a silicon substrate by

- <sup>35</sup> dropping a liquid suspension of the Si NWs using a pipette. A heavily doped p-type Si substrate (0.005  $\Omega$  cm) was employed as a back gate with a 100 nm thick, thermally-oxidized SiO<sub>2</sub> top layer as a gate oxide layer. Source and drain electrodes were patterned on the nanowire following standard photolithography.
- <sup>40</sup> Prior to deposition of the metal electrodes, the samples were immersed in a buffered 1% hydrofluoric acid solution for 15 sec to remove the native oxide layer formed on the surface of the Si NWs during processing.<sup>23</sup> The electrodes were subsequently deposited by electron-beam evaporation as follows to form
- <sup>45</sup> Ohmic contacts: 80 nm thick Ti and 50 nm thick Au electrodes for n-type Si NWs, and 80 nm thick Ni and 50 nm thick Au electrodes on the p-type Si NWs. After a final lift-off process the single NW FETs were ready for the incorporation of the ferroelectric material. The 200-nm thick P(VDF-TrFE)
- <sup>50</sup> ferroelectric layer was prepared by mixing P(VDF-TrFE) at 0.08 wt% in a solvent (2-butanone). Prior to deposition on the Si NW FETs, the samples were treated for 2 minutes in oxygen plasma. The P(VDF-TrFE) solvent was then coated onto the Si NW FETs by spin coating (1 min at 1000 rpm). Finally, thermal annealing
- s5 (2 hours at 80 °C and 2 h at 130 °C in air) of the samples was carried out to form  $\beta$ -phase dominant P(VDF-TrFE).<sup>24,25</sup> The

single n- and p-type Si NW FeFETs were then electrically connected to form a single-cell Si NW FeCMOS memory device. The electrical characteristics of the devices were measured in air ou using a probe station with a Keithley SCS-4200 system.

#### 3. Results and Discussion

Operating mechanism of the Si NW FeCMOS inverter



Fig. 1 Si NW FeCMOS memory device and operating <sup>65</sup> mechanism. (a) A schematic view of the Si NW FeCMOS memory device based on n- and p-type Si NW FeFETs. (b) The circuit of a Si NW FeCMOS. The Si NW FeCMOS memory device operating mechanism with a back-gate pulse voltage at (c) +10 V and (d) -10 V, with  $V_{dd}$  set to 1 V.

The schematic diagram of the back-gate n- and p-type NW FeFET-based FeCMOS memory cell device and the corresponding circuit diagram are depicted in Fig.1a and b. The operating mechanism of the NW FeCMOS memory cell is 75 proposed and shown schematically in Fig.1c and d. Unlike conventional thin-film-based FeCMOS devices that operate in either inversion or enhancement channel mode,<sup>26,27</sup> the Si NW FeCMOS device works in depletion-accumulation mode. Instead of using the ferroelectric layer as the back-gate dielectric layer, <sup>80</sup> here the ferroelectric P(VDF-TrFE) is used as a top gate by forming an omega-shaped gate on top of the Si NWs. When a positive  $V_g$  pulse is applied to the back gate, a positive electrostatic field gradient from the gate to air will be induced, and thus the polarization direction of ferroelectric film points 85 upward. Therefore, the electronegative fluorine anions (F<sup>-</sup>) in the P(VDF-TrFE) layer are distributed on the nanowire surface, while the protons (H<sup>+</sup>) gather at the P(VDF-TrFE)-air interface upon polarization. After the back-gate voltage pulse is removed, the remnant polarization of the P(VDF-TrFE) introduces a 90 negative field effect, and further induces an equal amount of positive space charges within the nanowires. The negative polarization potential of the ferroelectric layer should bend the Si NW conducting channel band upward, bringing the valence band of the p-type Si NWs close to the Fermi level, which causes an accumulation of holes, thus enhancing the conductance and allows the p-type Si NW FeFET to operate in an ON (low resistance) state. On the other hand, bringing the n-type Si NW conduction band away from the Fermi level will cause depletion

- <sup>5</sup> of electron in the NWs, and thus decreasing the conductance of the n-type Si NW FeFET. In this particular case, the n-type Si NW FeFET operates in an OFF (high resistance) state; therefore, the Si NW FeCMOS readout state of 1 V is observed because of the output and  $V_{dd}$  connecting through the ON state of the p-type
- <sup>10</sup> Si NW FeFET. Conversely, when a negative pulse at the backgate is applied, the positive polarization potential of the ferroelectric layer bend the Si NW conducting channel band downward, bringing the p-type Si NW valence band away from the Fermi level and depleting holes in the NWs, causing the p-
- <sup>15</sup> type Si NW FeFET to operate in an OFF state. At the same time, bringing the n-type Si NW conduction band close to the Fermi level causes an accumulation of electrons in the NW, and causes the n-type Si NW FeFET to operate in an ON state. Thus, a Si NW FeCMOS output of 0 V is observed because of a grounding <sup>20</sup> of the output and  $V_{ss}$  through an ON state in the n-type Si NW FeFET.



Fig. 2 Negative shift of the threshold voltage of p-type Si NW FETs. (a)  $I_{ds}-V_g$  transfer characteristics of p-type Si NW FETs at different doping concentrations [Silane (SiH<sub>4</sub>)/ diborane (B<sub>2</sub>H<sub>6</sub>)<sup>25</sup> gas ratios of 3,000:1 to 6,500:1]. (b) A schematic view of a simplified depletion model for p-type Si NW FETs at different doping concentrations and a constant positive gate voltage.

The charge-trapping of carriers on the conducting channel-<sup>30</sup> ferroelectric layer interface and the depolarization field both contribute to short retention times in FeFET-based memory.<sup>1,2</sup> According to Ma *et al.*,<sup>1</sup> the depolarization field is dependent on

remnant polarization  $P_r$ . For a nanowire FeFET, the electric field created from the remnant polarization of the ferroelectric layer 35 should be large enough to induce the OFF state in the conducting nanowire channel of the FET. This means that the remnant polarization must create an electric field larger than the back-gate static electric field, which induces the threshold voltage of the NW FET without the ferroelectric-gate layer. Here, our strategy 40 was to obtain a long retention time for the memory by reducing the threshold voltage of the Si NW FET; this was achieved by varying the doping concentration. When the Si NW FET threshold voltage is reduced, a smaller remnant polarization from the ferroelectric layer is required, thus allowing for a thinner 45 P(VDF-TrFE) layer, which not only reduces the gate voltage necessary to polarize the ferroelectric layer but also reduces the leakage current and charge trapping of carriers at the interface of the conducting channel and ferroelectric layer. The effect of doping concentration on the conductance and threshold voltage of 50 p-type Si NW FETs is shown in Fig. 2a. The transfer characteristics of the drain current versus gate-source voltage ( $I_{ds}$ - $V_{g}$ ) of several p-type Si NW FETs at different doping concentrations were obtained by sweeping the gate voltage continuously from +5 to -5 V with drain voltage at 0.1 V. The 55 negative threshold voltage shifted from +5 V to approximately 0 V as doping concentration was reduced. The transconductance  $(g_m)$ , hole mobility  $(\mu_h)$  subthreshold swing (S.S) and carrier concentrations are estimated from the transfer characteristics of the drain current versus the gate-source voltage  $(I_{ds}-V_g)$  by 60 varying SiH<sub>4</sub>/B<sub>2</sub>H<sub>6</sub> gas ratios (i.e., by varying the doping concentrations). For instance, the average transconductance is estimated to fall between 0.49-93.60 nS, with hole mobility ranging from 2.5 to 478.0 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup>), subthreshold swing from 84 to 389 mV dec<sup>-1</sup>, and hole carrier concentrations from  $1.55 \times$  $_{65}$  10<sup>17</sup> to 1.29 × 10<sup>18</sup> h cm<sup>-3</sup> with doping concentration increasing from 6,500:1 to 3,000:1 SiH<sub>4</sub>/B<sub>2</sub>H<sub>6</sub>. Additionally, the reduction of the ON current from  $10^{-7}$  A to  $10^{-9}$  A was observed when the hole carrier concentration was lowered by decreasing doping concentrations. Note that no variation was observed in nanowire 70 diameter for different doping concentrations.

Fig. 2b shows a schematic view of a simplified depletion model for p-type Si NW FETs with different doping concentrations at a constant positive gate voltage. The dark grey gradient shows the electric field distribution under the application 75 of a positive back-gate voltage, resulting in the depletion of hole carriers in the p-type Si NW. Furthermore, the lowered density of hole carriers readily induces full depletion at the same positive gate voltage. Therefore, reducing the doping concentration leads to fewer hole carriers in the conducting p-type channel Si NWs, 80 resulting in reduced conductance and a negative shift of the threshold voltage of the Si NW FETs. However, further reduction threshold voltage also deteriorates the performance in (conductivity, transconductance, mobility, and the  $I_{ON}/I_{OFF}$  ratio) of the FET. To maintain a sufficient  $I_{ON}/I_{OFF}$  ratio exceeding 10<sup>5</sup> 85 and to build long retention-time memory devices, the doping concentration was optimized at a 5,500:1 gas ratio of  $SiH_4/B_2H_6$ , and threshold voltage of ~1 V. A similar approach was applied with n-type Si NWs; an optimized doping concentration was achieved at a 6,000:1 ratio of Silane (SiH<sub>4</sub>)/Phosphine (PH<sub>3</sub>), with a threshold voltage of ~(-1 V), leading to an  $I_{ON}/I_{OFF}$  ratio exceeding 10<sup>5</sup> and a long retention time.<sup>28</sup>

To investigate the electrical properties of n-type and p-type Si NWs, Si NW FETs were prepared on the same SiO<sub>2</sub>/Si substrate s (100 nm thermally oxidized SiO<sub>2</sub> on heavily-doped Si, resistivity

- at 0.005  $\Omega$  cm) using Si as a back gate electrode, where the conducting channel length of the nanowire FETs is ~5  $\mu$ m, and the diameter of the nanowire ~ 55 nm. (See Fig. S2 in the Supporting Information). For the n-type Si NW FET,  $g_m$  of 9.7 nS
- <sup>10</sup> was extrapolated from the linear region of the  $I_{ds}-V_g$  transfer characteristic for  $V_{ds} = 0.5$  V. The field effect electron mobility  $(\mu_e)$  was 9.9 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup>) and the *S.S* was 168 mV dec<sup>-1</sup>. For the ptype Si NW FET,  $g_m$  was 14.1 nS, the field effect hole mobility  $(\mu_h)$  was 7.2 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup>, and the *S.S* value was approximately 216
- <sup>15</sup> mV dec<sup>-1</sup>. The subthreshold swing values for the n-type and ptype Si NW FETs are small enough to indicate low power consumption and high performance.

For characterization of the devices as memory, the hysteresis behavior of single n- and p-type Si NW FeFETs as a function of

- <sup>20</sup> the sweep range of gate voltages was investigated, as shown in Fig. 3a and b, respectively. A positive or negative polarization of P(VDF-TrFE) is induced on a Si NW depending on the back gate voltage sweep direction, enabling modulation in channel conductance and threshold voltages. The hysteretic window <sup>25</sup> becomes larger for wider gate-voltage sweep ranges. In these
- devices, ~4 V hysteresis loop windows for both n- and p-type Si NW FeFETs were observed, with a conductance difference of more than five orders of magnitude between high- and lowconductance states when the back-gate voltage was swept from
- $_{30}$  -10 V to +10 V then back to -10 V for n-type and from +10 V to -10 V then back to +10 V for p-type, with a sweeping step of 0.1 V at  $V_{ds} = 1$  V in an ambient environment.



**Fig.3** Hysteretic behavior for a (a) n- and (b) p-type back-gate Si <sup>35</sup> NW FeFET in which P(VDF-TrFE) is coated on the NW surface and the gate voltage is scanned from -5 to +5 V, -10 to +10 V and backward for n-type and from 5 to -5 V, 10 to -10 V and backward for p-type.  $V_{ds} = 1$  V.

<sup>40</sup> The retention times of the P(VDF-TrFE)-based Si NW FeFET memory are shown in Fig. 4a for a single channel n-type and in Fig. 4b for a single channel p-type Si NW FeFET at high and low conductance states (*i.e.*, ON and OFF states, respectively). These were measured at  $V_{ds}$ = 1 V after the device <sup>45</sup> was switched ON and OFF using -10 V writing and +10 V erasing pulses, respectively, for n-type; and +10 V writing and -10 V erasing pulses, respectively, for p-type with pulse widths of 1 sec. A conductance ratio between the ON and OFF states exceeding 10<sup>5</sup> was observed and remained above 10<sup>3</sup> after 5 × 10<sup>4</sup> <sup>50</sup> sec (~14 hours). It should be noted that at  $V_{ds}$ = 1 V the ON current was less than 10 nA while the OFF current was much lower, <0.1 pA, which results in less than 10 nW of reading power consumption in the ON states and less than 0.1 pW of reading power consumption in the OFF states for both n- and p-<sup>55</sup> type Si NW FeFET memory devices.



**Fig. 4**Memory properties of single n- and p-type Si NW-coated P(VDF-TrFE) FeFET-based memory: retention time evolution of the drain currents of (a) n-type and (b) p-type Si NW FeFET <sup>60</sup> devices. These were measured at  $V_{ds} = 1$  V and  $V_g = 0$  V after the device was switched ON and OFF using -10 V writing and +10 V erasing gate pulses, respectively, for n-type and vice versa for p-type FeFETs, all with pulse widths of 1 sec.

When a single n- and p-type Si NW FeFET are combined to 65 form a single memory cell (i.e., a Si NW FeCMOS), the inverter transfer characteristics and hysteretic behavior are interpreted as the relationship between the output  $(V_{out})$  and input  $(V_{in})$  voltages when input voltage  $(V_{in})$  is swept from -5 V to +5 V, then from -70 10 V to +10 V and again to the other polarity direction. This measurement was performed on both the Si NW FeCMOS devices with the ferroelectric P(VDF-TrFE) layer coating the NWs as well as a Si NW CMOS inverter without the ferroelectric layer, as shown in Fig. 5b and a, respectively; note the inverter 75 supply voltage  $(V_{dd})$  was 1 V. As can be seen in Fig. 5b, a hysteretic loop window of ~2 V was observed with a voltage ratio of more than 10<sup>4</sup> between the ON and OFF states when the input voltage was swept from -10 V to +10 V and back. A smaller hysteresis window of less than 0.5 V, was observed for the Si 80 NW CMOS inverter (i.e., without the ferroelectric layer, Fig. 5a).We believe that this smaller hysteresis window may be caused by the trapping of charge arriers at all the SiO<sub>2</sub>/Si interfaces, including anyminute SiO<sub>2</sub>/Si interfaces on the NW, due to immobile oxide charges or oxide-trapped space charges 85 associated with defects in the SiO<sub>2</sub>.<sup>29</sup> Since the large increase in the hysteretic window from <0.5 V to  $\sim 2$  V is clearly observed only when the P(VDF-TrFE) was incorporated, it can be concluded that the critical contribution to the origin of such pronounced hysteretic behavior should mainly come from the 90 polarization of the ferroelectric layer.

Retention times of the Si NW FeCMOS memory cell for the high- and low-conductance states, *i.e.* ON and OFF states when both p- and n- channels are connected, are shown in Fig. 6. In Fig. 6b retention times are shown for  $V_{dd} = 1$  V and input  $V_g = 0$  <sup>95</sup> V after the device was switched ON and OFF using +10 V writing and -10 V erasing gate pulses, respectively, with a pulse width of 1 sec. The voltage ratio between the ON and OFF states exceeded  $10^4$  and remained above  $10^3$  for more than 50,000 sec

(~14 h). Even with a small hysteresis window (i.e., less than 1 V), when sweeping the back-gate voltage from -5 V to +5 V and back (Fig.5b), the ratio of the output voltage modulation between the ON and OFF states exceeded 10<sup>4</sup> and remained above 10<sup>3</sup> for  $5 1.2 \times 10^4$  sec (>3 h) as shown in Fig. 6a. Cycle conditions were +5 V writing and -5 V erasing gate pulses with a 1 sec pulse width. This shorter retention time compared to the ±10 V gate pulses could be due to the ferroelectric P(VDF-TrFE) layer not being fully polarized by the ±5 V gate pulses.<sup>10</sup>



**Fig. 5**  $V_{in}-V_{out}$  inverter characteristics and hysteretic behavior for a (a) Si NW CMOS and (b) Si NW FeCMOS inverter based on back-gate n-and p-type Si NW FETs and Si NW FeFETs with P(VDF-TrFE) on the NW surface, respectively, as the gate 15 voltage is swept from -5 V to +5 V, then from -10 V to +10 V and backward.

The long retention times and high performance of the Si NW FeCMOS as well as the n- and p-type Si NW FeFET memory <sup>20</sup> devices are due to the rational design of the ferroelectric top gate FET memory structure, the selection of materials, the Si/ferroelectric interface and optimized doping concentrations. These points are detailed in our previous report on nonvolatile memory based on Si NW FeFETs and can be summarized as <sup>25</sup> follows:<sup>30</sup>

The sensitive change in conductance in the depletionaccumulation working mechanism of the nanowire FET-together with the small size and single-crystalline nanowire conducting channel allows NW FeFET devices to work at a higher speed-

<sup>30</sup> leads to lower subthreshold swing, and lower operation voltage, which contributes to longer retention times compared to conventional thin-film-channel-based FeFETs, in which the working mechanism is based on the inversion mode.<sup>1,2,10</sup>

An effective and reliable way to modulate the electrical <sup>35</sup> properties of Si NWs was developed by controlling the doping concentration, which is desirable for obtaining extremely low power and long retention-time ferroelectric memory devices.

The low-temperature incorporation of the organic ferroelectric material P(VDF-TrFE) into the device fabrication

- <sup>40</sup> allows us to avoid the interfacial layer problem that often arises with Si NW FeFET. It also enables higher-performance memory as well as the potential to fabricate the device on flexible substrates for flexible nonvolatile memory applications with a uniform coating and facile control of the thickness of the
- <sup>45</sup> ferroelectric layer.<sup>1,2,10</sup> Compared to other ferroelectric materials like PZT or BTO, no interfacial layer is formed during the crystallization process of P(VDF-TrFE), making the buffer layer unnecessary. Without the interfacial layer, the charge trapping effect at the interface of the surface of the organic film and the Si

<sup>50</sup> NW semiconductor channel is minimized. When direct contact is realized in a FeFET, the data retention time is likely to be much longer than that in a conventional FeFET, because no depolarization field is generated by the buffer layer.



<sup>55</sup> **Fig. 6** Retention times evolution of a Si NW FeCMOS memory device. These were measured at  $V_{dd} = 1$  V and input  $V_g = 0$  V after the device was switched ON and OFF using (a) 5 V writing and -5 V erasing gate pulses, (b) 10 V writing and -10 V erasing gate pulses, all with pulse widths of 1 sec. Inset figures are the <sup>60</sup> linear scale of the ON state.

Since there is no buffer layer needed and an omegashape gate is formed by using the spin-coatable organic ferroelectric material, direct effects of the remnant polarization <sup>65</sup> field of the ferroelectric gate on the surface of the nanowire allow the Si NW FeFET memory to operate at a lower voltage and output a higher  $I_{ON}/I_{OFF}$  ratio, thus leading to enhanced transconductance and field-effect mobility compared with omegashape gate based NW FETs or ferroelectric planar-gate-based 70 FeFETs.<sup>31,32</sup>

Ferroelectric memories based on FeFETs have an intrinsic advantage offering very low programming power consumption over other emergent non-volatile memories including phasechange memory (PCM), resistive random access memory, flash 75 memory based on floating gate FETs, magnetic random access memory (MRAM) and capacitor ferroelectric memory. Furthermore, the ferroelectric memory requires only the gate voltage for the ferroelectric polarization switching. Therefore, the FeFET will show lower programming power consumption than 80 PCM and MRAM if they are on a comparable size scale. This is an attractive alternative to flash memory and other existing non-

volatile semiconductor memory technologies.

rage

Furthermore, a CMOS inverter uses complementary pairs of p-type and n-type metal oxide semiconductor field-effect transistors (MOSFETs) and was the primary technology to be implemented in very-large-scale integration (VLSI) chips for 5 both digital and analog signal applications. Two important characteristics of CMOS devices are high noise immunity and low static-power consumption. Since one transistor of the pair is always off, the series combination draws significant power only momentarily during switching between ON and OFF states. By

- <sup>10</sup> taking key advantage of the concept of the CMOS inverter, the Si NW FeCMOS memory studied here, with its direct voltage readout of logic states, has ultralow consumption of static power dissipation and reading state power consumption due to the fact that only a small current less than 0.1 pA flows from the  $V_{dd}$  to
- <sup>15</sup> the ground  $(V_{ss})$ , irrespective of whether the output is in a high state or at a low state, i.e. ON and OFF states of a Si NW FeCMOS memory device, since one transistor of the n- or p-type is always at a low conductance state (OFF). Unlike those conventional memory devices based on a single n-type or a single
- <sup>20</sup> p-type FeFET cell in either NAND or NOR memory array structures where the selected cell logic state (i.e. "ON  $\equiv$  1" or "OFF  $\equiv$  0") is determined by comparing each readout bit with a reference current levels,<sup>33</sup> the reading state's power consumption is at a maximum in the high conductance state (ON) up to 10 nW
- <sup>25</sup> in the single n- or p-type Si NW FeFETs (Fig. 4a and b) due to the ON and OFF states being determined by the difference in current through the conducting channels. In the case of the Si NW FeCMOS device, the ON and OFF logic states are determined by the difference of the voltages at the output, these can be read
- <sup>30</sup> directly by other CMOS logic circuits and thus does not need any external sense amplifier or reference current level circuit. As the feature of CMOS logic devices, the power consumption at readout voltage states can be negligible due to the voltage output of FeCMOS will be read by the gate of other FETs. Therefore the
- <sup>35</sup> reading state's power consumption is determined by the lowconductance currents through the n- or p-type channel when the device is in the ON or OFF state, respectively. Note that the current in the low-conductance state for both n- and p-type Si NW FeFETs is less than 0.1 pA (Fig. 4a and b) when  $V_{out}$  is 0 V
- <sup>40</sup> or 1 V at  $V_{ds} = 1$  V. Therefore, the reading state's power consumption of Si NW FeCMOS can be as low as 0.1 pW, more than 10<sup>5</sup> times lower than the ON state power consumption of a single-channel Si NW FeFET memory cell. This extremely low reading-state power consumption is the lowest yet reported for formediately memory. Therefore, this has a factor of the
- <sup>45</sup> ferroelectric memory. Therefore, this device structure is very important for portable memory device applications where the power consumption is critical.

For viable memory applications, many memory cells would need to be integrated into a small area, and thus an individual top

- <sup>50</sup> gate configuration would be desirable. Further reduction of the nanowire diameter is also expected to lower the operating voltage. Moreover, if the P(VDF-TrFE) ferroelectric layer can be patterned only over the conducting channel by exploiting a watersoluble photoresist,<sup>19</sup> soft lithography,<sup>20</sup> nanoimprinting
- <sup>55</sup> lithography<sup>22</sup> or photolithography with a common photoresist developed by a diluted photoresist stripper,<sup>23</sup> the typical parasitic

effects on the electrodes can be minimized. Therefore, further enhancement of memory performance is expected in terms of retention time, offering a great opportunity for viable industrial 60 applications.

#### 4. Conclusions

In summary, Si NW FeCMOS memory cells using single n- and p-type Si NW channels and a P(VDF-TrFE) ferroelectric-gate have been successfully fabricated. The memory device 65 performance is carefully characterized in terms of its electrical transport and retention times. By optimizing the doping concentration of the both n- and p-type Si NWs, the NW FeCMOS memory cells exhibit excellent memory characteristics, even at less than 1 V hysteresis window at ±5 V write and erase 70 gate pulses, with ultralow ON and OFF reading states power consumption and the device has direct readout voltage with a large voltage modulation between the ON and OFF states exceeding  $10^4$ , a long retention time of over  $1.2 \times 10^4$  sec while maintaining an  $V_{ON}/V_{OFF}$  ratio higher than 10<sup>3</sup>. Our results imply 75 that extremely low-power consumption, high performance and high-density memory devices, as well as suitability for the next generation of ferroelectric memory based on flexible electronics can be expected.

#### 80 Acknowledgements

This work was supported by the Center for BioNano Health-Guard funded by the Ministry of Science, ICT & Future Planning (MSIP) of Korea as the Global Frontier Project (HGUARD 2013M3A6B2078944). We would also like to 85 acknowledge the financial support by Fundamental Technology Research Program through the National Research Foundation of Korea (NRF) grants funded by Korean government (MSIP) (2014M3A7B4052201).

#### Notes and references

<sup>90</sup> [\*] Prof. Dae Joon Kang, Ngoc Huynh Van Department of Physics, Sungkyunkwan University, Suwon 440-746, Republic of Korea.

Jae-Hyun Lee, Prof. Dongmok Whang

<sup>95</sup> <sup>1</sup>School of Advanced Materials Science and Engineering, SKKU Advanced Institute of Nanotechnology, Sungkyunkwan University, Suwon 440-746, Republic of Korea.

E-mail address:<u>djkang@skku.edu</u>

105

100 Tel.: +82-31-290-5906; Fax: +82-31-290-5947

- 1 T. P. Ma, J. P. Han, *IEEE Electron Device Lett.*,2002,23, 386-388.
- 2 H. Ishiwara, Curr. Appl. Phys., 2009, 9, S2-S6.
- J. Hoffman, X. Pan, J. W. Reiner, F. J. Walker, J. P. Han, C. H. Ahn, T. P. Ma, *Adv. Mater.*, 2010, 22, 2957-2961.
- J. Appenzeller, J. Knoch, M. T. Björk, H. Riel, H. Schmid, W. Riess, *IEEE Trans. Electron Devices*, 2008, 55, 2827-2845.
- <sup>110</sup> 5 S. N. Cha, J. E. Jang, Y. Choi, G. A. J. Amaratunga, G. W. Ho, M. E. Welland, D. G. Hasko, D.-J. Kang, J. M. Kim, *Appl. Phys. Lett.*, 2006, **89**, 263102.

30

50

55

#### Nanoscale

- 6 J. Xiang, W. Lu, Y. Hu, Y. Wu, H. Yan, C. M. Lieber, *Nature*, 2006, 441, 489-493.
- 7 Y. Cui, Z. Zhong, D. Wang, W. U. Wang, C. M. Lieber, *Nano Lett.*,2003,3, 149-152.
- 8 P.-C. Chang, Z. Fan, C.-J. Chien, D. Stichtenoth, C. Ronning, J. G. Lu, *Appl. Phys. Lett.*, 2006, **89**, 133113.
- 9 L. Liao, H. J. Fan, B. Yan, Z. Zhang, L. L. Chen, B. S. Li, G. Z. Xing, Z. X. Shen, T. Wu, X. W. Sun, J. Wang, T. Yu, *ACS Nano*,2009,3, 700-706.
- <sup>10</sup> 10 J. I. Sohn, S. S. Choi, S. M. Morris, J. S. Bendall, H. J. Coles, W. K. Hong, G. Jo, T. Lee, M. E. Welland, *Nano Lett.*, 2010, **10**, 4316-4320.
  - 11 B. Lei, C. Li, D. Zhang, Q. F. Zhou, K. K. Shung, C. Zhou, *Appl. Phys. Lett.*,2004,84, 4553-4555.
- 15 12 S. Das, J. Appenzeller, Nano Lett., 2011, 11, 4003-4007.
  - 13 J. Y. Son, S. Ryu, Y. C. Park, Y. T. Lim, Y. S. Shin, Y. H. Shin, H. M. Jang, ACS Nano, 2010, 4, 7315-7320.
  - 14 Y. Zheng, G. X. Ni, C. T. Toh, C. Y. Tan, K. Yao, B. Özyilmaz, *Phys. Rev. Lett.*,2010,**105**, 166602.
- 20 15 Y. J. Doh, G. C. Yi, Nanotechnology, 2010, 21, 105204.
  - 16 Y. Zheng, G. X. Ni, C. T. Toh, M. G. Zeng, S. T. Chen, K. Yao, B. Özyilmaz, *Appl. Phys. Lett.*, 2009,94, 163505.
  - 17 W. Y. Fu, Z. Xu, L. Liu, X. D. Bai, E. G. Wang, *Nanotechnology*,2009,20, 475305.
- <sup>25</sup> 18 M. Tang, X. Xu, Z. Ye, Y. Sugiyama, H. Ishiwara, *IEEE Trans. Electron Devices*, 2011, 58, 370-375.
  - 19 M. Angelopoulos, N. Patel, J. M. Shaw, N. C. Labianca, S. A. Rishton, J. Vac. Sci. Technol., B, 1993, 11, 2794-2797.
  - 20 Y. J. Park, Y. S. Kang, C. Park, *Eur. Polym. J.*,2005,**41**, 1002-1012.
  - 21 S. Wang, M. Takahashi, Q.-H. Li, K. Takeuchi, S. Sakai, Semicond. Sci. Technol., 2009, 24, 105029.
  - 22 J. R. Fang, Z. K. Shen, S. Yang, Q. Lu, J. Li, Y. F. Chen, R. Liu, *Microelectron. Eng.*, 2011, 88, 2033-2036.
- <sup>35</sup> 23 W. Y. Kim, D. Y. Ka, I. W. Kwon, D. S. Kim, Y. S. Lee, S. Y. Kim, H. C. Lee, *Curr. Appl. Phys.*,2011,11, S341-S344.
  - 24 T. W. Koo, D. S. Kim, J. H. Lee, Y. C. Jung, J. W. Lee, Y. S. Yu, S. W. Hwang, D. Whang, *J. Phys. Chem.* C,2011,115, 23552-23557.
- <sup>40</sup> 25 S. Cha, S. M. Kim, H. Kim, J. Ku, J. I. Sohn, Y. J. Park, B. G. Song, M. H. Jung, E. K. Lee, B. L. Choi, J. J. Park, Z. L. Wang, J. M. Kim, K. Kim, *Nano Lett.*, 2011, **11**, 5142-5147.
  - 26 S. J. Kang, Y. J. Park, J. Sung, P. S. Jo, C. Park, K. J. Kim, B. O. Cho, *Appl. Phys. Lett.*,2008,**92**, 012921.
- 45 27 M. Takahashi, S. Wang, T. Horiuchi, S. Sakai, *IEICE Electron. Express.*, 2009, **6**, 831-836.
  - 28 S. Sakai, M. Takahashi, Materials, 2010, 3, 4950-4964.
  - 29 N. H. Van, J. H. Lee, J. I. Sohn, S. N. Cha, D. Whang, J. M. Kim, D. J. Kang, *Nanoscale*, 2014, 6, 5479-5483.
  - 30 O. Hayden, M. T. Björk, H. Schmid, H. Riel, U. Drechsler, S. F. Karg, E. Lörtscher, W. Riess, *Small*,2007,**3**, 230-234.
  - 31 N. H. Van, J. H. Lee, J. I. Sohn, S. Cha, D. Whang, J. M. Kim, D. J. Kang, *Nanotechnology*, 2014, 25, 205201.
  - 32 K. Keem, D. Y. Jeong, S. Kim, M. S. Lee, I. S. Yeo, U. I.

Gregg, M. A. Correa-Duarte, J. Rybczynski, F. D. Morrison,

Chung, J. T. Moon, *Nano Lett.*,2006,6, 1454-1458. 33 S. Kawasaki, G. Catalan, H. J. Fan, M. M. Saad, J. M. T. Tatsuta, O. Tsuji, J. F. Scott, *Appl. Phys. Lett.*,2008,92, 053109.