# **RSC Advances**



This is an *Accepted Manuscript*, which has been through the Royal Society of Chemistry peer review process and has been accepted for publication.

Accepted Manuscripts are published online shortly after acceptance, before technical editing, formatting and proof reading. Using this free service, authors can make their results available to the community, in citable form, before we publish the edited article. This Accepted Manuscript will be replaced by the edited, formatted and paginated article as soon as this is available.

You can find more information about *Accepted Manuscripts* in the **Information for Authors**.

Please note that technical editing may introduce minor changes to the text and/or graphics, which may alter content. The journal's standard <u>Terms & Conditions</u> and the <u>Ethical guidelines</u> still apply. In no event shall the Royal Society of Chemistry be held responsible for any errors or omissions in this *Accepted Manuscript* or any consequences arising from the use of any information it contains.



www.rsc.org/advances

# RSC Advances

## ARTICLE

# Flexible One Diode-One Resistor Resistive Switching Memory Arrays on Plastic Substrates†

Hyeon Gyun Yoo,<sup>‡a</sup> Seungjun Kim,<sup>‡a</sup> and Keon Jae Lee<sup>\*a</sup>

Received 00th XXXXXXX 201X, Accepted 00th XXXXXXX 201X

Cite this: DOI: 10.1039/x0xx00000x

DOI: 10.1039/x0xx00000x

www.rsc.org/

Memory Arrays on Plastic Substrates†

Resistive random access memory (RRAM) has been developed as a promising non-volatile memory on plastic substrates for flexible electronic systems owing to its advantage of simple

memory on plastic substrates for flexible electronic systems owing to its advantage of simple structure and low temperature process. Memory plays an important role in electronic systems for data processing, information storage, and communication, thus flexible memory is an indispensable element to implement flexible electronics. However, cell-to-cell interference existed in flexible memory array leads to not only undesired power consumption but also a misreading problem, which has been a big hindrance for practical flexible memory application. This paper describes the development of a fully functional flexible one diode-one resistor RRAM device. By integrating high-performance single crystal silicon diodes with plasma-oxidized resistive memory, cell-to-cell interference between adjacent memory device is successfully achieved on a flexible substrate. The work presented here could provide a useful methodology to realize the flexible non-volatile memory with high packing density for flexible electronic applications.

### Introduction

System on plastic (SoP) has attracted attention as next generation electronics due to its advantages of outstanding portability, light weight, and convenient interfaces as compared to current electronic devices.<sup>1-3</sup> A flexible display for SoP is on the brink of commercialization, as flexible displays were demonstrated with several concept devices in the 2013 International Consumer Electronics Show (CES 2013).<sup>4</sup> However, in addition to the display, other parts of electronic devices such as the processor, energy source, and memory should be integrated into a single device on a flexible substrate to perform their respective functions in a SoP.<sup>5-8</sup> Among the many components of electronics, flexible memory is the main obstacle for realizing SoP, as it plays a significant role in electronic systems, including data processing, information storage, and communication with external devices.<sup>8-10</sup>

Resistive random access memory (RRAM) is considered as a promising candidate for flexible memory in SoP due to its advantages of simple structure, high-density integration, low temperature process, high-speed switching property, and low power consumption.<sup>10-14</sup> Several research groups have reported flexible resistive memory with a simple crossbar structure based on various materials such as GeO/HfON,<sup>10</sup> TiO<sub>2</sub>,<sup>15</sup> SiO<sub>x</sub>,<sup>16</sup> Al<sub>2</sub>O<sub>3</sub>,<sup>17</sup> Ag<sub>2</sub>Se,<sup>18</sup> and polystyrene/carbon nanotube (PS/CNT).<sup>19</sup> Among many materials that have been developed

for flexible resistive memory, plasma-oxidized binary metal oxides are of interest owing to their compatibility with a conventional micro-fabrication process.<sup>17,20</sup> Moreover, the plasma-oxidation process can provide uniform and reliable resistive switching materials on plastic substrates with high oxidation speed at low temperature. In spite of the strengths of plasma-oxidized metal oxides films, very few attempts have been made to apply them as flexible resistive memory.<sup>17</sup>

The major issue on flexible resistive memory is cell-to-cell interference occurring through leakage current paths during memory access operation; this is known as a cross-talk problem.<sup>21-28</sup> Since the cross-talk problem induces serious failure during memory operation, it limits memory size to just a few bits.<sup>25,26</sup> To fabricate a fully functional flexible memory, each memory cell must be integrated with a selection device, and thus they should be formed into one diode-one resistor (1D-1R)<sup>24</sup> or one transistor-one resistor (1T-1R) structure,<sup>8</sup> which has been a long term obstacle to achievement of SoP because of the absence of high-performance selection devices.<sup>8</sup>

In terms of integration, as in commercialized phase change memory,<sup>29,30</sup> a diode is preferred as a selection component over a transistor because the 1D-1R structure has advantages of small occupying area, simple design, easy fabrication, and high yield over the 1T-1R structure.<sup>22-24</sup> However, there are still unresolved issues with flexible diodes on plastic substrates,

**RSC Advances Accepted Manuscript** 

such as insufficient current density for application as a selection element of memory. To achieve a high density flexible RRAM, the selection diodes should present a high forward current density exceeding  $10^5$  A/cm<sup>2</sup> and a high rectifying ratio over  $10^6$  for high packing density (>1 Mb),<sup>24,25</sup> but the previously reported selection diodes built on plastic substrates have not satisfied these specifications.<sup>31,32</sup>

Herein, we have developed a RRAM with a 1D-1R structure on a plastic substrate. High-performance flexible single crystal silicon diodes<sup>33,34</sup> were integrated with copper oxide based resistive memory<sup>35</sup> on a plastic substrate to prevent the crosstalk problem. The 1D-1R RRAM unit cells were interconnected with each other through word and bit lines in  $8 \times 8$  arrays to control each memory unit cell independently.<sup>8</sup> Finally, the random access memory operation of 1D-1R RRAM on a flexible substrate was successfully performed by utilizing the integrated single crystal silicon diode with an excellent rectifying ratio (>10<sup>5</sup>) and forward current density (>10<sup>5</sup> A/cm<sup>2</sup>). The obtained results may open up new possibilities of realizing non-volatile memory with high packaging density for high performance flexible electronics.

### Experimental

### Fabrication process of flexible 1D-1R RRAM

The selection diodes used single crystal doped silicon nanomembranes as active layers. The fabrication began with definition of highly doped regions with boron and phosphorous on a p-type silicon on insulator (SOI) wafer with a 340 nm top Si layer and 1 µm buried oxide (SOITEC). Heavily n and pdoped regions were formed on a p-type Si layer (10  $\Omega$ ·cm) by utilizing a spin-on-dopant (Filmtronic, P509) and boron implantation, respectively, and the SOI wafer was annealed in a rapid thermal annealing system. A photo-lithographically defined layer of SiO<sub>2</sub>, deposited by plasma enhanced chemical vapor deposition (PECVD), was used as a doping mask. After doping, the underlying buried oxide was removed by a concentrated HF solution in order to release the ultrathin silicon membrane. Doped Si was transferred onto the 50 µm thick polyimide substrate (DuPont, Kapton) with a spin-cast PI precursor (Poly(amic acid), Sigma Aldrich) as a thermally curable adhesive. The PI precursor was fully cured at 250 °C for 1h in a nitrogen atmosphere. The diodes were then isolated by SF<sub>6</sub> plasma etching with active region of  $300 \times 150 \ \mu\text{m}^2$  and cell-to-cell distance of 500 µm. The layers of Au/Cr (200 nm/10 nm) for metal contacts and Cu/Cr (250 nm/10 nm) for bottom electrodes were deposited respectively on anode and cathode regions of diodes using a radio-frequency (RF) sputtering and lift-off process. After the formation of Cu/Cr bottom electrodes, copper oxide was formed by oxygen plasma in an inductively coupled plasma-reactive ion etching (ICP-RIE) system at room temperature. Subsequently, the Al top electrodes with the active area of  $50 \times 50 \ \mu\text{m}^2$  were formed in the same way as the bottom electrodes (see ESI<sup>+</sup> for details on

the fabrication of a flexible RRAM on a plastic substrate, Fig. S1).

### Measurement of the C-AFM sample

For sample preparation, the SET or RESET process of  $Al/Cu_xO/Cu$  memory was carried out, and then Al top electrodes were etched by an aluminum etchant. The reading process was performed at a voltage of 0.5 V in contact mode by an AFM equipped with a Pt/Ir-coated Si tip with arm length of 225 µm, width of 28 µm, and thickness of 3 µm.

### **Device Measurement**

The electrical characterization of the flexible RRAM device was carried out with a probe station at room temperature using a Keithely 4200-SCS semiconductor characterization system equipped with a pulse measurement unit (Keithley 4225-PMU) and a remote amplifier/switch (Keithley 4225-RPM) for ultrafast pulsed I-V measurement.

### **Results and Discussion**

Fig. 1a shows a schematic illustration of a flexible 1D-1R RRAM with  $8 \times 8$  arrays on a plastic substrate. A flexible RRAM unit cell consists of a single crystal silicon diode as a selection device, and Al/CuxO/Cu layers deposited on the cathode region of the silicon diode for unipolar resistive switching. The selection diode is integrated to prevent cell-tocell interference during memory operation by utilizing its rectifying property.<sup>24</sup> To fabricate single crystal silicon diodes as high performance selection devices of memory, single crystal silicon membranes, which had been doped at high temperature above 950 °C, were arrayed on a plastic substrate.33 The Al/Cu<sub>x</sub>O/Cu layers of metal-insulator-metal (MIM) structures were formed at the cathode region of the diode for resistance switching by radio frequency (RF) sputtering and  $O_2$  plasma oxidation at room temperature.<sup>35</sup> Finally, all memory cells were interconnected with each other through word and bit lines in a passive matrix array for random access operation of the memory.8 The resistive switching mechanism of the Cu<sub>x</sub>O based unipolar memory can be explained by the formation and rupture of conductive filaments, as illustrated in the inset of Fig. 1a.<sup>35,36</sup> This plasma oxidized copper oxide has the advantage of being compatible with the standard complementary metal-oxide-semiconductor (CMOS) process, and it also provides a low temperature process that is suitable for flexible electronics.<sup>17,20</sup>

Fig. 1b shows a magnified optical image of the unit cells of the 1D-1R RRAM array. The word (WL) and bit lines (BL) cross each other to control the logic state change of each memory unit cell by forming a passive matrix. The inset of Fig. 1b shows a schematic cross-sectional view of 1D-1R unit cell on a plastic substrate. The anode region of the selection diode and the Al top electrode are connected to the WL and BL, respectively, and spin-cast SU-8 passivation layers provide an interlayer dielectric between the BL and WL. The integrated

Journal Name

### **RSC Advances**

diodes have a lateral structure in this study, but they can be converted to a vertical structure by adopting epitaxial silicon growth or well-controlled ion implantation, which can be applied to 1D-1R crossbar structure memory for larger array density.<sup>24</sup> Fig. 1c displays a photograph of the completed flexible 1D-1R RRAM on a 50  $\mu$ m thick polyimide film with an active area of 1 × 1 cm<sup>2</sup>. The inset shows good flexibility of the devices without any mechanical damage when rolled on a glass rod. All fabrication processes on a flexible substrate are carried out at low temperature under 300 °C, which offer stability to devices on plastic substrates.<sup>37</sup> Along with low fabrication temperature, ultrathin inorganic materials and the simple



**Fig. 1** (a) A schematic of 1D-1R flexible RRAM with an  $8 \times 8$  arrays on a plastic substrate and corresponding circuit diagram of 1D-1R unit cell. The inset depicts the resistive switching mechanism of an Al/Cu<sub>x</sub>O/Cu unipolar resistive memory. (b) A magnified optical image of the flexible RRAM unit cells. The inset shows a schematic cross-sectional view of a 1D-1R unit cell. (c) A photograph of a flexible RRAM device on a plastic substrate. The inset is a photograph of a flexible RRAM device wrapped on the surface of a glass rod with a diameter of 7 mm. (d) A cross-sectional BFTEM image of an Al/Cu<sub>x</sub>O/Cu structure on a plastic substrate. The upper inset shows the TEM-EDX elemental mapping of Al (blue), O (green), and Cu (red). The lower inset shows the XPS spectrum of Cu  $2p_{3/2}$  obtained from a plasma-oxidized copper oxide. (e) Mapping results of the current flow through the surface of Cu<sub>x</sub>O/Cu with respect to the LRS and HRS measured by C-AFM.

structure of the device can provide high flexibility as well as high performance on plastic substrates.<sup>8,38</sup>

Fig. 1d presents a cross-sectional bright-field transmission electron microscopy (BFTEM) image of the MIM structure (185 nm Al/37 nm Cu<sub>x</sub>O/233 nm Cu) on a plastic substrate. The existence of a copper oxide layer between the top Al and Cu layers can be confirmed through TEM energy dispersive X-ray spectroscopy (EDX) elemental mapping of Al (blue), O (green), and Cu (red) in the upper inset of Fig. 1d. The composition analysis of Cu<sub>x</sub>O was conducted by X-ray photoelectron spectroscopy (XPS), as shown in the lower inset of Fig. 1d. The main peak (blue line) at 934.78 eV and a shoulder (red line) at 932.93 eV respectively correspond to CuO and Cu<sub>2</sub>O; these results indicate the coexistence of CuO and Cu<sub>2</sub>O in the Cu<sub>x</sub>O layer.<sup>20</sup>

For verification of the localized filamentary switching characteristics of copper oxide based resistive memory, conductive atomic force microscopy (C-AFM) was used to analyze the current distribution in the low resistance state (the LRS) and high resistance state (the HRS). Fig. 1e shows current maps of Cu<sub>x</sub>O surface in the LRS and HRS obtained by C-AFM using a Pt/Ir-coated conductive Si tip. The C-AFM tip scanned over an area of  $2 \times 2 \ \mu m^2$  of Cu<sub>x</sub>O in contact mode with a reading voltage of 0.5 V. In Fig. 1e, numerous localized high-conductive spots are observed in the LRS, but the conductive peaks in the HRS are very weak and sparse. These results support the conductive filamentary path model in the copper oxide based memory where the resistance state is determined by the formation and rupture of localized filaments.<sup>27,36</sup>

Fig. 2a shows the I-V characteristics of the single crystal diode used as selection device of the memory. The integrated diodes exhibit high-performance electrical properties with a high rectifying ratio of  $10^5$  at  $\pm 1$  V and a current density of  $10^5$ A/cm<sup>2</sup> in the forward bias region. The selection devices have sufficient current output to operate unipolar switching memory on plastic substrates where high current over a few mA is needed to cause rupture of conductive filaments.<sup>24</sup> Furthermore, specifications of this selection diode will be theoretically applied to a high array density memory over 1 Mb.<sup>25</sup> Fig. 2b shows the typical Cu<sub>x</sub>O-based unipolar memory switching behavior after a forming process (see Fig. S3 in ESI<sup>+</sup> for the forming process of resistive memory). The resistance state of RRAM switched to the HRS at 0.6 V, as the voltage is swept from zero to a positive voltage: the RESET process. By sweeping the applied voltage on the top electrode with current compliance of 1 mA, the device is returned from the HRS to the LRS at 2.3 V: the SET process. The upper inset in Fig. 2b shows linear I-V characteristics of Al/Cu<sub>x</sub>O/Cu resistive memory in positive and negative voltage regions, indicating that our resistive change material shows unipolar resistive switching where the resistance state switching is independent of the voltage polarity.<sup>13</sup> It is interesting that the resistances of the HRS and LRS decreases with increased temperature, as presented in the lower inset of Fig. 2b. This resistance behavior implies that the conduction mechanism in the LRS is dominated



**Fig. 2** (a) Output performance and circuit diagram of a single crystal silicon diode used as a selection device on a plastic substrate. (b) I-V characteristics of  $Cu_xO$  based unipolar memory and its circuit diagram. The upper inset shows linear I-V characteristics of an Al/Cu<sub>x</sub>O/Cu resistive memory. The lower inset presents the temperature-dependence trend of the LRS at 0.01 V, showing that the ionic conduction mechanism may be dominant in the LRS.

by ionic filaments that are typically composed of oxygen vacancies, not metallic filaments.<sup>39,40</sup>

In order to characterize the 1D-1R unit cell in  $8 \times 8$  arrays, electrical properties were evaluated in dc sweep and pulse modes. Fig. 3a shows the I-V characteristics of the flexible 1D-1R memory unit cell in the dc sweep mode with its circuit diagram. While the diode prevents resistance switching of the Al/Cu<sub>x</sub>O/Cu layers due to its rectifying property in the reverse bias, resistance switching of the 1D-1R device is successfully observed in forward bias with a SET voltage of 2.5 V, a RESET voltage of 1.8 V, and a resistance ratio of  $10^2$  between the LRS and HRS at 1 V (reading voltage). Fig. 3b shows the electrical response of 1D-1R memory to the input voltage pulses: 5 ms/5 V pulse for the SET, and 5 ms/2 V pulse for the RESET, and 10 ms/1 V for the reading. This pulse mode of memory operation is more practically significant than the dc sweep mode, because actual memory devices have been driven by voltage pulses. In the beginning, the resistance state of 1D-1R memory is set to the HRS. As pulse voltage of 5 V is applied for the SET process, the resistance value of the memory is turned to a LRS of 1.23



**Fig. 3** (a) I-V characteristics of a 1D-1R unit cell in the dc sweep mode on a plastic substrate and the related circuit diagram. (b) Electrical responses of 1D-1R RRAM to SET/READ/RESET/READ pulses. The inset shows detailed transition response current waveforms for the SET and RESET processes. (c) Endurance test of the 1D-1R memory measured during more than 100 cycles. The inset indicates voltage pulses for SET, RESET, and READ processes. (d) Retention characteristics of the 1D-1R memory.

 $k\Omega$ , and this resistance state of the device reverts to a HRS of 4.31 M $\Omega$  by applying a voltage pulse of 2 V. The resistance switching phenomenon of 1D-1R memory occurs stably and consistently in repeated pulse mode, as shown in Fig. 3b. The detailed transition response waveforms for the SET and RESET processes are presented in the left (current) and right (voltage) insets of Fig. 3b, respectively. In the case of the SET process, the electric current value abruptly increases after 15  $\mu$ s has passed since the voltage of the pulse reached 5 V and the response current is maintained at 1.12 mA due to current compliance. On the other hand, 550  $\mu$ s with a pulse height of 2 V is required to convert the resistance state of the unit cell to the HRS (see ESI† for electrical response of memory cell to much shorter voltage pulse, Fig. S6).

To investigate the reliability of the flexible 1D-1R RRAM, endurance and retention tests were performed. Fig. 3c shows the results of the endurance test conducted by applying repeated voltage pulses, depicted in the inset, on the memory cell of 1D-1R RRAM. During more than 100 repeated switching cycles, the two states retain their resistance values without significant variation, although there is slight fluctuation during repeated cycles. The retention characteristics of the 1D-1R device were also assessed at a read voltage of 1 V to evaluate the data storage ability in the HRS and LRS. As shown in Fig. 3d, the 1D-1R memory has a stable retention property of up to 10<sup>5</sup> s at room temperature. These results show that the 1D-1R devices have remarkable reliability performance on flexible substrates.

Bending tests as a function of bending radius and bending cycles were conducted to confirm the mechanical reliability of the 1D-1R memory on a plastic substrate for flexible electronic application. The 1D-1R memory shows almost the same

Journal Name



**Fig. 4** (a) The resistance values of HRS and LRS as a function of bending radius. The inset is a photograph of an I-V measurement being performed under a flexed condition. (b) Bending fatigue test results of the 1D-1R memory during 1000 bending cycles for the 1D-1R memory. The inset shows photographs of the bending and unbending states. (c,d) Color map images of the resistance distribution of memory cells in the HRS (c) and LRS (d) measured from 64 memory cells in unbent condition. For the measurement of resistance distribution, the device are programmed by pulses of 5 ms/5 V (SET), 5 ms/2 V (RESET), and 5 ms/1 V (READ). The resistance values are represented in different colors, as shown in a color scale bar. (e) A histogram of the LRS and HRS resistance ratio of more than  $10^2$  between the LRS and HRS.

resistive switching property under different bending radii from 50 to 10 mm, which corresponds to various surface strains from 0.05 to 0.25 %, as shown in Fig. 4a. Similarly, Fig. 4b presents that 1D-1R RRAM retains its resistance ratio between HRS and LRS without significant degradation during repeated bending cycles, which demonstrates that the 1D-1R RRAM also has excellent mechanical robustness.

Color maps according to the resistance distribution of 64 memory cells in a  $8 \times 8$  array were prepared to examine the uniformity of memory cells and are presented in Fig. 4c and 4d for the HRS and the LRS, respectively. Although some cells denoted by black color do not work due to defects generated during the transfer process,<sup>33</sup> the final yield of the integrated device reaches 85~90 %, and the device yield can be improved further by adopting an automated fabrication process.<sup>41</sup> Interestingly, the distribution of the LRS is very narrow, but the resistance value of the HRS ranged from  $10^5$  to  $10^{10} \Omega$ . This

may arise from the variation of the gap distance between the electrodes and conductive filaments in the  $Cu_xO$  layer, induced



**Operation Conditions for 1D-1R Memory Cells** SET READ Pulse RESET Voltage 5 V 1 V 2 V Width 5 ms 5 ms 5 ms (d) (c) LRS Dioc HR Sel. BL Sel. BL Sel. WL Sel. WL

**Fig. 5** (a) Schematic illustration of the random access operation of  $3 \times 3$  flexible 1D-1R memory device. The green arrows indicate the order of the writing process. (b) Operation conditions for the 1D-1R memory cells arranged in a passive matrix array. (c) Schematic illustration of the reading operation of cross-point memory without selection devices. Possible misreading paths (sneak paths) through low resistance cells are denoted by red dotted lines. The gray lines indicate selected word and bit lines. (d) An illustration of the reading process of a 1D-1R RRAM. The integrated diodes do not permit the electrical leakage path and enable random access operation. The white dotted line denotes a correct data signal corresponding to the logical state of the (2, 2) cell.

by nonuniform rupture of the conductive filament during the RESET process.<sup>13</sup> However, the resistance value between the lowest value of the HRS cells and the highest value of the LRS cells demonstrates good separation with a ratio of more than 10<sup>2</sup>, as shown in Fig. 4e (see ESI<sup>†</sup> for details of statistical analyses of 1D-1R unit cells).

We conducted random access operation of  $3 \times 3$  flexible 1D-1R RRAM cells, as schematically illustrated in Fig. 5a, and their operation conditions are presented in Fig. 5b. The initial state of all cells is set to the HRS. By applying the SET pulse on the

word lines, the (1,1), (1,2), (1,3), (2,3), (3,3), (3,2), (3,1), and (2,1) cells are sequentially changed from the HRS to the LRS (the writing process, see Fig. S12 in ESI<sup>†</sup>). The READ pulse is then applied to the (2,2) cell in order to read the resistance state of the (2,2) cell. The measured resistance value of the selected cell (2,2) in the  $3 \times 3$  1D-1R array corresponds to the HRS (751  $k\Omega$ ), indicating that the integrated diodes effectively suppress unintended current paths. If there is no selection device, the correct reading process is impossible due to the sneak current paths, as represented by the red dotted lines in Fig. 5c (see ESI<sup>+</sup> for the reading operation of 1R memory array without selection diodes at the worst case scenario, Fig. S10). On the contrary, an accurate reading process is possible in the 1D-1R RRAM, because the selection device does not permit current paths through neighboring low resistance states (see Fig. 5d). Finally, we conducted the SET process of the (2,2) cell by applying a SET pulse, and all memory cells were changed back to the HRS by applying the RESET pulse to demonstrate the erasing process<sup>8</sup> (see ESI<sup>†</sup> for details of the writing/reading/erasing process).

### Conclusions

In summary, we demonstrated a flexible 1D-1R RRAM with 8  $\times$  8 arrays composed of high-performance silicon diodes and a resistive change material. The stability and reliability of flexible RRAM were confirmed from an endurance/retention test and a statistical analysis. The developed devices also showed excellent mechanical reliability in terms of bending radii and times tests. Finally, the proposed flexible 1D-1R RRAM demonstrated random access operation including write/read/erasing on a plastic substrate due to the rectifying property of integrated diodes. This flexible 1D-1R RRAM technology shows the possibility of realizing high packing density memory on plastic substrates, and may offer an important breakthrough for realizing a flexible electronic system through integration with flexible large-scale integration (LSI). We are currently developing this technology by adopting wafer-level transfer protocol on plastic substrates to achieve high density memory and cost reduction.<sup>42</sup>

### Acknowledgements

This work was supported by the Basic Science Research Program (grant code: NRF-2012R1A2A1A03010415, CAFDC/K. J. Lee/No. 2013042126), the Center for Integrated Smart Sensors as Global Frontier Project (CISS-2012M3A6A6054187) funded by the Korea government (MSIP) through the National Research Foundation of Korea (NRF).

### Notes and references

<sup>a</sup>Department of Materials Science and Engineering, Korea Advanced Institute of Science and Technology (KAIST), 291 Daehak-ro, Yuseonggu, Daejeon 305-701, Republic of Korea; E-mail: keonlee@kaist.ac.kr †Electronic Supplementary Information (ESI) available: Fabrication schematics for flexible 1D-1R device, the forming process, the switching I-V characteristics, statistical analysis of flexible RRAM, electrical pulse measurement of 1D-1R device, resistive switching properties under the bended condition, conduction mechanisms of the memory in the LRS and HRS, the random access operation for  $2 \times 2$  1R memory cells and  $3 \times 3$  1D-1R RRAM cells. See DOI: 10.1039/b000000x/

<sup>‡</sup>These authors contributed equally to this work.

- 1 T. Tsutsui and K. Fujita, *Adv. Mater.* 2002, **14**, 949-952.
- 2 R. H. Reuss, B. R. Chalamala, A. Moussessian, M. G. Kane, A. Kumar, D. C. Zhang, J. A. Rogers, M. Hatalis, D. Temple, G. Moddel, B. J. Eliasson, M. J. Estes, J. Kunze, E. S. Handy, E. S. Harmon, D. B. Salzman, J. M. Woodall, M. A. Alam, J. Y. Murthy, S. C. Jacobsen, M. Olivier, D. Markus, P. M. Campbell and E. Snow, *Proc. IEEE* 2005, **93**, 1239-1256.
- 3 H. Klauk, Nat. Mater. 2007, 6, 397-398.
- 4 Consumer Electronics Show (CES), 2013, http://www.samsungces.com/keynote.aspx.
- 5 D. Shahrjerdi and S. W. Bedell, *Nano Lett.* 2013, **13**, 315-320.
- 6 K. I. Park, M. Lee, Y. Liu, S. Moon, G. T. Hwang, G. Zhu, J. E. Kim, S. O. Kim, D. K. Kim, Z. L. Wang and K. J. Lee, *Adv. Mater.* 2012, 24, 2999-3004.
- 7 M. Koo, K. I. Park, S. H. Lee, M. Suh, D. Y. Jeon, J. W. Choi, K. Kang and K. J. Lee, *Nano Lett.* 2012, **12**, 4810-4816.
- 8 S. Kim, H. Y. Jeong, S. K. Kim, S. Y. Choi and K. J. Lee, *Nano Lett.* 2011, **11**, 5438-5442.
- 9 T. Sekitani, T. Yokota, U. Zschieschang, H. Klauk, S. Bauer, K. Takeuchi, M. Takamiya, T. Sakurai and T. Someya, *Science* 2009, 326, 1516-1519.
- 10 C. H. Cheng, F. S. Yeh and A. Chin, Adv. Mater. 2011, 23, 902-905.
- 11 M. J. Lee, C. B. Lee, D. Lee, S. R. Lee, M. Chang, J. H. Hur, Y. B. Kim, C. J. Kim, D. H. Seo, S. Seo, U. I. Chung, I. K. Yoo and K. Kim, *Nat. Mater.* 2011, **10**, 625-630.
- 12 K. I. Chou, C. H. Cheng, Z. W. Zheng, M. Liu and A. Chin, *IEEE Electron Device Lett.* 2013, 34, 505-507.
- 13 H. S. P. Wong, H. Y. Lee, S. M. Yu, Y. S. Chen, Y. Wu, P. S. Chen, B. Lee, F. T. Chen and M. J. Tsai, *Proc. IEEE* 2012, **100**, 1951-1970.
- 14 K. H. Kim, S. Gaba, D. Wheeler, J. M. Cruz-Albrecht, T. Hussain, N. Srinivasa and W. Lu, *Nano Lett.* 2012, **12**, 389-395.
- 15 H. Y. Jeong, Y. I. Kim, J. Y. Lee and S. Y. Choi, *Nanotechnology* 2010, **21**, 115203.
- 16 J. Yao, J. Lin, Y. H. Dai, G. D. Ruan, Z. Yan, L. Li, L. Zhong, D. Natelson and J. M. Tour, *Nat. Commun.* 2012, 3, 1101.
- 17 S. Kim and Y. K. Choi, Appl. Phys. Lett. 2008, 92, 223508.
- 18 J. Jang, F. Pan, K. Braam and V. Subramanian, *Adv. Mater.* 2012, 24, 3573-3576.
- 19 S. K. Hwang, J. M. Lee, S. Kim, J. S. Park, H. I. Park, C. W. Ahn, K. J. Lee, T. Lee and S. O. Kim, *Nano Lett.* 2012, **12**, 2217-2221.
- 20 H. B. Lv and T. G. Tang, Appl. Phys. A 2011, 102, 1015-1018.
- 21 E. Linn, R. Rosezin, C. Kugeler and R. Waser, *Nat. Mater.* 2010, 9, 403-406.
- 22 B. Cho, T. W. Kim, S. Song, Y. Ji, M. Jo, H. Hwang, G. Y. Jung and T. Lee, *Adv. Mater.* 2010, **22**, 1228-1232.
- 23 T. W. Kim, D. F. Zeigler, O. Acton, H. L. Yip, H. Ma and A. K. Y. Jen, *Adv. Mater.* 2012, 24, 828-833.

**Journal Name** 

- 24 G. H. Kim, J. H. Lee, Y. Ahn, W. Jeon, S. J. Song, J. Y. Seok, J. H. Yoon, K. J. Yoon, T. J. Park and C. S. Hwang, *Adv. Funct. Mater.* 2013, 23, 1440-1449.
- 25 G. H. Kim, K. M. Kim, J. Y. Seok, H. J. Lee, D. Y. Cho, J. H. Han and C. S. Hwang, *Nanotechnology* 2010, 21, 385202.
- 26 C. J. Amsinck, N. H. Di Spigna, D. P. Nackashi and P. D. Franzon, Nanotechnology 2005, 16, 2251-2260.
- M. J. Lee, S. I. Kim, C. B. Lee, H. X. Yin, S. E. Ahn, B. S. Kang, K. H. Kim, J. C. Park, C. J. Kim, I. Song, S. W. Kim, G. Stefanovich, J. H. Lee, S. J. Chung, Y. H. Kim and Y. Park, *Adv. Funct. Mater.* 2009, **19**, 1587-1593.
- 28 J. J. Huang, Y. M. Tseng, W. C. Luo, C. W. Hsu and T. H. Hou, *IEDM Tech. Dig.* 2011, **32**, 31.7.1 - 31.7.4.
- 29 H. S. P. Wong, S. Raoux, S. Kim, J. L. Liang, J. P. Reifenberg, B. Rajendran, M. Asheghi and K. E. Goodson, *Proc. IEEE* 2010, 98, 2201-2227.
- 30 W. I. Park, B. K. You, B. H. Mun, H. K. Seo, J. Y. Lee, S. Hosaka, Y. Yin, C. A. Ross, K. J. Lee and Y. S. Jung, *ACS Nano* 2013, 7, 2651-2658.
- 31 J. J. Huang, T. H. Hou, C. W. Hsu, Y. M. Tseng, W. H. Chang, W. Y. Jang and C. H. Lin, *Jpn. J. Appl. Phys.* 2012, **51**, 04DD09.
- 32 Y. Ji, D. F. Zeigler, D. S. Lee, H. Choi, A. K. Y. Jen, H. C. Ko and T.-W. Kim, *Nat. Commun.* 2013, 4, 10.1038/ncomms3707.
- 33 Y. Yang, Y. Hwang, H. A. Cho, J. H. Song, S. J. Park, J. A. Rogers and H. C. Ko, *Small* 2011, 7, 484-491.
- 34 D. H. Kim, N. S. Lu, R. Ma, Y. S. Kim, R. H. Kim, S. D. Wang, J. Wu, S. M. Won, H. Tao, A. Islam, K. J. Yu, T. I. Kim, R. Chowdhury, M. Ying, L. Z. Xu, M. Li, H. J. Chung, H. Keum, M. McCormick, P. Liu, Y. W. Zhang, F. G. Omenetto, Y. G. Huang, T. Coleman and J. A. Rogers, *Science* 2011, 333, 838-843.
- 35 H. B. Lv, M. Yin, X. F. Fu, Y. L. Song, L. Tang, P. Zhou, C. H. Zhao, T. A. Tang, B. A. Chen and Y. Y. Lin, *IEEE Electron Device Lett.* 2008, **29**, 309-311.
- 36 Q. F. Zhou, Q. Lu, X. Zhang, Y. L. Song, Y. Y. Lin and X. J. Wu, *Appl. Surf. Sci.* 2013, **271**, 407-411.
- 37 J. H. Ahn, H. S. Kim, K. J. Lee, S. Jeon, S. J. Kang, Y. G. Sun, R. G. Nuzzo and J. A. Rogers, *Science* 2006, **314**, 1754-1757.
- 38 K. I. Park, S. Xu, Y. Liu, G. T. Hwang, S. J. L. Kang, Z. L. Wang and K. J. Lee, *Nano Lett.* 2010, **10**, 4939-4943.
- 39 Y. T. Chen, T. C. Chang, J. J. Huang, H. C. Tseng, P. C. Yang, A. K. Chu, J. B. Yang, H. C. Huang, D. S. Gan, M. J. Tsai and S. M. Sze, *Appl. Phys. Lett.* 2013, **102**, 043508.
- 40 M. Liu, Z. Abid, W. Wang, X. L. He, Q. Liu and W. H. Guan, *Appl. Phys. Lett.* 2009, 94, 233106.
- 41 C. A. Bower, E. Menard and S. Bonafede, "Active-Matrix OLED Display Backplanes Using Transfer-Printed Microscale Integrated Circuits", presented at Electronic Components and Technology Conference Las Vegas, NJ, 2010.
- 42 G. T. Hwang, D. Im, S. E. Lee, J. Lee, M. Koo, S. Y. Park, S. Kim, K. Yang, S. J. Kim, K. Lee and K. J. Lee, *ACS Nano* 2013, 7, 4545-4553.