## Accepted Manuscript



This is an *Accepted Manuscript*, which has been through the Royal Society of Chemistry peer review process and has been accepted for publication.

Accepted Manuscripts are published online shortly after acceptance, before technical editing, formatting and proof reading. Using this free service, authors can make their results available to the community, in citable form, before we publish the edited article. We will replace this Accepted Manuscript with the edited and formatted Advance Article as soon as it is available.

You can find more information about *Accepted Manuscripts* in the **Information for Authors**.

Please note that technical editing may introduce minor changes to the text and/or graphics, which may alter content. The journal's standard <u>Terms & Conditions</u> and the <u>Ethical guidelines</u> still apply. In no event shall the Royal Society of Chemistry be held responsible for any errors or omissions in this *Accepted Manuscript* or any consequences arising from the use of any information it contains.



www.rsc.org/nanoscale

# Journal Name

### ARTICLE

# Inverted Process for Graphene Integrated Circuits Fabrication

Hongming Lv<sup>*a*</sup>, Huaqiang Wu<sup>*a*\*</sup>, Jinbiao Liu<sup>*b*</sup>, Can Huang<sup>*a*</sup>, Junfeng Li<sup>*b*</sup>, Jiahan Yu<sup>*b*</sup>, Jiebin Niu<sup>*b*</sup>, Qiuxia Xu<sup>*b*</sup>, Zhiping Yu<sup>*a*</sup>, He Qian<sup>*a*</sup>

CMOS compatible 200mm two-layer-routing technology is employed to fabricate graphene field-effect transistors (GFETs) and monolithic graphene ICs. The process is inverse to traditional Si technology. Passive elements are fabricated in the first metal layer and GFETs are formed with buried gate/source/drain in the second metal layer. Gate dielectric of 3.1nm in equivalent oxide thickness (EOT) is employed. 500nm-gate-length GFETs feature a yield of 80% and  $f_T/f_{max}=17$ GHz/15.2GHz RF performance. A high-performance monolithic graphene frequency multiplier is demonstrated using the proposed process. Functionality was demonstrated up to 8GHz input and 16GHz output. The frequency multiplier features a 3dB bandwidth of 4GHz and conversion gain of -26dB.

Cite this: DOI: 10.1039/x0xx00000x

Received ooth January 2012, Accepted ooth January 2012

DOI: 10.1039/x0xx00000x

www.rsc.org/

#### 1. Introduction

Graphene is a promising candidate for future high-speed and radio-frequency (RF) electronics, particularly owing to its outstanding carrier mobility and high carrier saturation velocity. Cut-off frequency of graphene field-effect transistors (GFETs) based on CVD grown graphene has reached 427GHz.<sup>1</sup> Researchers have used individual GFETs connected to external passive components to realize graphene circuits.<sup>2-7</sup> However, such circuits inevitably suffer from the degradation induced by external interconnects and parasitic effects. Graphene monolithic integrated circuits, on the other hand, could greatly expand the horizon of graphene technological impacts. Pioneer researchers have made such attempts. Lin et al. has demonstrated graphene circuits integrated on a single SiC wafer which opened up the graphene integration possibility.<sup>8</sup> Han et al. moved forward by utilizing CVD graphene and fabricated GHzrange graphene ICs in IBM 200 mm silicon fab.9

Epitaxial graphene on SiC is a candidate for graphene mass production. However, two major drawbacks exist for this method: high cost of the SiC wafers and very high temperature required. On the other hand, CVD graphene shows promise for various applications, especially considering that these films demonstrate transport properties equivalent to exfoliated graphene.<sup>10</sup> Implementing a high-quality gate dielectric on graphene's inert surface remains a challenging issue in GFET fabrication. However, pre-defined buried gates eliminate the need of depositing gate dielectric on graphene. Han et al. fabricated buried gates with 400nm thick W by damascene process and employed 4nm thick  $HfO_2$  as gate dielectric.<sup>9</sup> Double-contact geometry for graphene is recently studied to reduce contact resistance, which consists of metal below and above the graphene sheet in a sandwich-type configuration. Compared with traditional top metal only contacts, it shows at least 40% contact resistance reduction.<sup>11</sup>

Unlike conventional IC process in which field-effect transistors are formed on Si substrates with interconnects on the upper metal layers, this work proposes an inverted graphene integration approach. It shares some similarity with Park et al.'s recent work in which buried bottom gate and source/drain are followed by graphene stacking to form transistors.<sup>12</sup> The starting point is that graphene is a two-dimensional monolayer sheet which offers more flexibility in comparison to bulk materials, such as Si. CMOS compatible two-layer-routing on 8" wafer is utilized to form pre-patterned IC structures including inductors, interconnects, pads and buried GFET gate/source/drain regions. Next, large-scale monolayer graphene synthesized by CVD method is transferred onto the pre-patterned dies. Buried gates with high-k dielectric layer and source/drain sandwich-type double contacts are employed in this process technology. GFETs with good performance and high yield are demonstrated using the proposed method. In addition, a frequency multiplier based on graphene ambipolar electron-hole symmetry is reported. It features a bandwidth of 4GHz and a conversion gain of -26dB at  $f_{IN} = 3$ GHz. This

Journal Name

Vanoscale Accepted Manuscrig

circuit is further operated with input at 8GHz and output at 16GHz.

#### 2. Fabrication Methods

Process flow of the proposed integration approach is shown in Fig. 1(a). A 1µm thick SiO<sub>2</sub> layer was first thermally grown on the 8" Si substrate. Passive components, four-turn inductors in this case, were formed in the first metal layer (500nm thick Al) with necessary interconnects. After interlayer passivation (1µm SiO<sub>2</sub>), the second metal layer (500nm thick Al) was utilized to define GFET gate/source/drain regions, which also enables another layer of interconnects. Each layer of metal is formed by sputtering and etching, followed by chemical-mechanical polishing (CMP) to planarize the surface. The GFET employs a two-finger structure with W/L dimension of  $19\mu m/0.5\mu m$  for each finger. 3.8 nm thick HfO<sub>2</sub> (EOT=1nm) was deposited to form the gate dielectric by atomic layer deposition (ALD) method. Then the buried source/drain regions were exposed by photolithography and etching to form graphene sandwich-type contacts in following steps.

Large scale monolayer graphene were grown on polycrystalline Pt substrates by ambient-pressure chemical vapor deposition (APCVD) method.<sup>13</sup> The size of the Pt substrate is  $1.5 \text{cm} \times 1.5 \text{cm}$ , which determines the dimension of synthesized graphene films. CH<sub>4</sub>/H<sub>2</sub> flow rate ratio was set low to guarantee large scale monolayer graphene (see Fig. S1 and S2 in the ESI<sup>†</sup>). At this stage pre-fabricated wafers were cut into separated dies. Electrochemical delamination method was used to transfer graphene onto pre-patterned dies. Unlike chemical etching transfer method used in Cu and Ni, this method is free of metal residues.<sup>14</sup> Graphene channel was defined by photolithography and 40nm Pt was sputtered as top contacts and patterned by lift-off process to form sandwich-type source/drains. The graphene IC is accomplished on a die by die basis in this work, restricted by the size of available graphene.However, wafer-level fabrication through the whole processes is feasible with wafer-scale graphene films. State-ofart graphene growth technology has increased the size of graphene films up to meter-scale.<sup>15</sup>



**Fig. 1** (a) Process flow of a graphene IC integration with the proposed technology. Photographs of (b) an 8" graphene IC wafer and (c) single pre-patterned die. (d) Optical microscope image of a fully-processed graphene frequency multiplier with inset of the GFET in the IC.

Fig. 1(b) and (c) show photographs of a fully processed wafer and a die, respectively. Fig. 1(d) shows the optical microscopy image of an as-fabricated graphene frequency multiplier circuit, with the inset showing the GFET in the IC. There are a few advantages of this inversed integration process: 1) Easy integration with standard CMOS process. Si transistors, inductors, capacitors, resistors and interconnects, etc. could be first fabricated using standard CMOS process. GFETs are fabricated on the top layer and connected to the rest circuit components by interconnects; 2) Avoiding the challenge of depositing high-k dielectric on graphene. High-k dielectric layer is deposited on metal gates which enables state-of-art CMOS-compatible dielectrics; 3) Sandwich-type contact could lower the source/drain resistance. In this process, Al-graphene-Pt sandwich structure contacts were formed. Lower contact resistance is expected with Pt, considering its relatively large work function.<sup>16</sup> 4) Contaminations from back end of the line (BEOL) processes are eliminated by transferring graphene at the end of the process flow. On the contrary, traditional graphene circuits are fabricated in a "bottom-up" sequence: GFETs are fabricated before interconnects formation.

Based on our experimental results, the proposed method improves the stability and yield of GFETs which is important to achieve graphene ICs. This inverted integration process demonstrates the potential for graphene ICs mass production.

#### 3. GFET Performance

#### 3.1 DC performance

DC characteristics of the fabricated  $19\mu m \times 2$  wide GFET with gate length of 500nm were characterized using Keithley 4200.

Fig. 2(a) shows the transfer curves measured in vacuum, which demonstrate a four-fold drain current on-off ratio and modest hysteresis. The inset is the scanning electron microscopy (SEM) image of the device. The peak transconductance reaches  $21\mu$ S/µm with 0.1V V<sub>ds</sub> bias. Charge transfer induced by Pt contacts extends into the graphene channel, which results in asymmetry of the n and p branches.<sup>17</sup> I<sub>ds</sub>-V<sub>ds</sub> curves are shown in Fig. 2(b), with the peak current density of 400 µA/µm. Barreiro et al. experimentally found that drain current in saturation regime ranges from 0.5mA/µm to 1mA/µm.<sup>18</sup> The measured peak current is close to their observations with the consideration that defects may exist in the graphene channel.



Fig. 2 (a) Transfer curve of a typical 500nm-gate-length GFET at  $V_{ds} = 0.1$ V. Inset shows SEM image of the device. (b) Output characteristics of the device.

Yield of fabricated 500nm-gate-length GFETs across a die is obtained. GFETs labelled from 1 to 10 cover a range over 3mm, as shown in Fig. 3(a) with the scale bar of 1mm. The corresponding transfer curves with 0.1V V<sub>ds</sub> bias are plotted in Fig. 3(b). Eight of the ten devices work and five of them feature similar Dirac point positions and comparable drain current. Devices labelled 1#, 9# and 10# have relatively lower current, which is attributed to graphene quality degradation. Failure of the other two GFETs was examined by optical microscope and owed to the final lift-off step. The sources and drains were short-circuited which could be avoided by increasing the thickness of the photoresist. The overall GFETs' high yield proves the feasibility of the proposed graphene technology for potential mass production. Further improvement could be realized by improving the process reliability as well as increasing the size and uniformity of the graphene films.



**Fig. 3** Yield of the fabricated GFET. (a)Optical image of the 500nm-gate-length GFET array, with the scale bar 1mm. Transfer curves of the corresponding GFETs are shown in (b).

#### 3.2 RF performance

Fig. 4 shows the RF characteristics of the GFET from sparameter measurements. Careful de-embedding procedures have been performed using "open", "short", and "through" structures, with exact pads layout on the same chip. It can be seen that current gain ( $h_{21}$ ) and maximum unilateral gain decreases with increasing frequency at a rate close to -20dB/ dec. The cutoff frequency,  $f_T$  equals 17GHz and  $f_{max}$ , defined as the frequency where the power gain is unity, reaches 15.2GHz. The  $f_{max}/f_T$  ratio is as high as 0.89, as a result of current saturation. Two non-ideal factors limit further improvement of the RF performance in this work at the present stage. The Si substrate has a modest resistivity of  $8 \sim 12\Omega \cdot cm$  and the GFETs are not passivated.



**Fig. 4** Measured unilateral power gain and current gain ( $H_{21}$ ), as a function of frequency for the 500nm-gate-length GFET. The decreasing rate is close to the ideal of -20dB/dec.  $f_{max}$  and  $f_T$ , i.e. frequency at which unilateral power gain and current gain become unity (0dB), result in 15.2GHz and 17GHz, respectively.

#### 3.3 Gate efficiency

(1)

Gate capacitance measurement structures were fabricated, which feature gate dimension of 8µm in length and 14.5µm in width. The structures are basically GFETs and the large gate dimension is for measurement accuracy purpose. The V<sub>G</sub> dependent gate capacitance C<sub>G</sub> of the device was measured by Agilent B1500A, as shown in Fig. 5, with the inset showing the SEM image of a gate capacitance measurement device. AC signal with frequency of 50kHz and amplitude of 50mV was employed to perform the measurement. C<sub>G</sub> is viewed as the series of C<sub>g</sub> and C<sub>ox</sub>,<sup>19</sup>

$$\frac{1}{C_G} = \frac{1}{C_q} + \frac{1}{C_{os}}$$

where  $C_q$  describes the response of the charge inside the channel to the Fermi level movement and  $C_{ox}$  is the bias independent geometrical capacitance of the gate dielectric. The dash line,  $C_{ox} = 1.13 \mu F/cm^2$  (EOT=3.1nm), in Fig. 5(a) is the

best fit and the retrieved  $C_q$ -V<sub>CH</sub> curve is shown in Fig. 5(b). Capacitance away from the Dirac point increases linearly with V<sub>CH</sub> with a slope of ~  $20\mu$ F $cm^{-2}V^{-1}$ , corresponding to  $v_F \approx 1.1 \times 10^6 m/s$ , in accordance with theoretical values.<sup>19,20</sup> C<sub>q</sub> retrieving is very sensitive to C<sub>ox</sub> in that even C<sub>ox</sub> variation in a small amount results in C<sub>q</sub> deviating from theoretical value significantly. In Ponomarenko et al.'s work, the best fit yields  $C_{ox} \approx 0.47 \,\mu$ F/cm<sup>2</sup> and  $v_F \approx (1.15 \pm 0.1) \times 10^6 m/s$ .<sup>19</sup> The C<sub>q</sub>-V<sub>CH</sub> curve in Fig. 5(b) features a C<sub>q</sub> minimum at  $1.5\mu$ F/cm<sup>2</sup>, which is determined by residual carrier concentration n\*. As n\* increases, the minimum capacitance value increases. In this work, C<sub>q</sub> minimum translates into  $n^* \approx 4 \times 10^{11} cm^{-2}$ .<sup>20</sup> The relatively small residual carrier concentration indicates that the graphene is less contaminated as transferred at the end of the process flow.<sup>20</sup>

It is noteworthy that while 3.8 nm thick HfO<sub>2</sub> (EOT=1nm) was deposited to form the gate dielectric, the equivalent gate dielectric, manifested by C<sub>ox</sub>, is much thicker (EOT=3.1nm). It is attributed to the fact that the buried gate stack is not flat even with CMP treatment. SEM image of the gate stack surface is shown in Fig. 5(c). As a consequence, the graphene film is to some extend suspended rather than absolutely adhere to the underlying gate stack, which is proven by AFM test results (see Fig. S3 in the ESI<sup>†</sup>). This phenomenon causes an equivalent layer of inserted air between graphene and the underneath gate stack surface. The finding raises a major issue in buried gate graphene technology. Annealing process is proven to help graphene adhere to the buried gate stacks. In addition, more careful planarization is required in further optimization. Still, gate dielectric with thickness of 3.1nm in EOT at the present stage outperforms most top-gate works and has advantages such as eliminating the need of seed layers and being compatible with CMOS technology.21,22



Fig. 5 (a) Gate capacitance as a function of gate bias. The inset shows SEM image of gate capacitance measurement unit. The horizontal dash line is the best fit of  $C_{ox}$  which yields quantum capacitance shown in (b). (c) SEM picture of the buried gate surface.

#### 4. Graphene Frequency Multiplier

To demonstrate the capability of integrating circuit components with the proposed process, a frequency multiplier was fabricated. Fig. 6(a) shows the schematic of the frequency multiplier in which 500nm-gate-length GFET is employed, and Fig. 1(d) is the circuit optical microscope image. As the GFET features V-shape transfer characteristics, the sinusoidal input biased at the Dirac point produces an output signal with the fundamental frequency twice of the input frequency.<sup>4-7</sup> The inductor is used to decouple RF signals and drain bias. The input of the graphene frequency multiplier covers a range from 1GHz to 8GHz. For 1GHz and 8GHz input cases, the output spectra are shown in Fig. 6(b) and (c). With input power of 0dBm, this frequency multiplier features output power of - 26dBm and -39dBm for 1GHz and 8GHz inputs, respectively. Fig. 6(d) shows the cable loss over frequency in the measurement setup. These values are added back to the measured data.

This frequency multiplier features largely improved performance due to the suppression of parasitic effect induced by external interconnects and the GFET exceeding previous works.<sup>4-7</sup> The frequency response of the multiplier is shown in Fig. 7(a), with V<sub>ds</sub> biased at 0.5V and V<sub>gs</sub> at the Dirac point. The 3dB bandwidth of the conversion gain is observed to be around 4GHz, which outperforms previous reports.<sup>6,7</sup> Further improvement of the bandwidth can be achieved with higher V<sub>ds</sub>, as  $f_T$  of a GFET is proportional to the drain bias.<sup>1</sup>



Fig. 6 (a) Schematic of the graphene frequency multiplier. Captured images from the spectrum analyzer during the multiplier operation for 1GHz (a) and 8GHz (b) inputs. The cable loss of the measurement setup was measured independently, as shown in (d).

Conversion gain at  $f_{IN} = 1 \sim 3$  GHz is about -28dB with little variation. When the drain bias is increased to 0.8V, the conversion gain at  $f_{IN} = 3$  GHz increased by 2dB reaching - 26dB, which outperforms previously reported discrete circuit results.<sup>6,7</sup> In Wang et al.'s work, conversion gain reached -30dB with the input frequency at 700 MHz, and Ramon et al. achieved peak conversion gain of -35dB. Aggressive gate oxide scaling is required to enhance the conversion efficiency, together with the suppression of non-ideal factors, such as high contact

resistance and impurity concentration.<sup>23</sup> The high conversion gain in this work supports that the proposed inverted integration process is suitable for GFETs fabrication. Fig. 7(b) shows output power and conversion gain dependence on input power at 3GHz. Saturation of the output power occurs when input power exceeds 0dBm. Conversion gain peaks at 0dBm input.



**Fig. 7** (a) Frequency response of the graphene frequency multiplier. The 3dB bandwidth of the conversion gain is around 4GHz at  $V_{ds}$ =0.5V. (b) Output power and conversion gain at  $2f_{IN} = 6GHz$  are plotted against the input power at  $f_{IN} = 3GHz$ .

#### 5. Conclusion and Outlooks

In summary, we have proposed a novel inverted graphene integration approach. Buried gate/source/drain regions are employed to implement state-of-art CMOS-compatible gate dielectric and sandwich-type source/drain contacts. Graphene being transferred at the end of the process flow, contaminations from BEOL processes are eliminated. Fabricated 500nm-gatelength GFETs feature  $f_T/f_{max}$ =17GHz/15.2GHz RF performance and yield of 80%. Two-layer-routing technology enables passive components and interconnects integrated with GFETs easily. With parasitic effects largely reduced, a proposed monolithic frequency multiplier achieves 4GHz 3dB bandwidth, and conversion gain reaches -26dB at  $f_{IN} = 3$ GHz. The proposed graphene integration technology is a promising process approach in mass production of graphene based devices and circuits with the possibility to be integrated with Si electronics.

#### Acknowledgements

This research was supported by the National Basic Research Program (2011CBA00600), the National Natural Science Foundation (61006067, 61076115), and the National Science and Technology Major Project (2011ZX02707).

#### Notes and references

<sup>a</sup> Institute of Microelectronics, Tsinghua University, Haidian District, Beijing, 100084, China. Fax: +86-010-62771130; Tel: +86-010-62782712; Email: <u>wuhq@tsinghua.com</u>

<sup>b</sup> Institute of Microelectronics, Chinese Academy of Sciences, Haidian District, Beijing, China 100029, China.

† Electronic Supplementary Information (ESI) available: Optical images and Raman spectrum of graphene, AFM image of the buried gate stack. See DOI: 10.1039/b000000x/

- R. Cheng, J. Bai, L. Liao, H. Zhou, Y. Chen, L. Liu, Y. Lin, S. Jiang, Y. Huang and X. Duan, Proceedings of the National Academy of Sciences, 2012, 109, 11588-11592.
- 2 X. Yang, G. Liu, M. Rostami, A. A. Balandin, and K. Mohanram, Electron Device Letters, 2011, 32, 1328-1330.
- 3 S. J. Han, K. A. Jenkins, A. Valdes Garcia, A. D. Franklin, A. A. Bol, and W. Haensch, Nano letters, 2011, 11, 3690-3693.
- 4 H. Wang, D. Nezich, J. Kong, and T. Palacios, Electron Device Letters, 2009, 30, 547-549.
- 5 Z. Wang, Z. Zhang, H. Xu, L. Ding, S. Wang, and L. M. Peng, Applied Physics Letters, 2010, 96, 173104-173104.
- 6 H. Wang, A. Hsu, K. K. Kim, J. Kong and T. Palacios, Proceedings of International Electron Device Meeting, San Francisco, 2010.
- 7 M. E. Ramon, K. N. Parrish, J. Lee, C. W. Maguson, T. Li, R. S. Ruoff, S. K. Banerjee and D. Akinwande, Microwave Symposium Digest (MTT), Montreal, 2012.
- 8 Y. M. Lin, A. Valdes-Garcias, S. J. Han, D. B. Farmer, I. Meric, Y. Sun, Y. Wu, C. Dimitrakopoulos, A. Grill, P. Avouris, and K. A. Jenkins, Science 2011, 332, 1294-1297.
- 9 S. J. Han, A. Valdes-Garcias, A. A. Bol, A. D. Franklin, D. Farmer, E. Kratschmer, K. A. Jenkins and W. Haensch, Proceedings of International Electron Device Meeting, Washington, 2011.
- 10 N. Petrone, C. R. Dean, I. Meric, A. M. van der Zande, P. Y. Huang, L. Wang, D. Muller, K. L. Shepard and J. Hone, Nano letters, 2012, 12, 2751-2756.
- 11 A. D. Franklin, S. J. Han, A. A. Bol and V. Perebeinos, Electron Device Letters 2012, 33, 17-19.
- 12 D. W. Park, T. H. Chang, S. Mikael, J. H. Seo, P. F. Nealey and Z. Q. Ma, 2013 IEEE 13<sup>th</sup> Topical Meeting on Silicon Monolithic Integrated Circuits in RF Systems, Austin, 2013.
- 13 K. Xiao, H. Wu, H. Lv, X. Wu, and H. Qian, Nanoscale, 2013, 5, 5524-5529.
- 14 L. Gao, W. Ren, H. Xu, L. Jin, Z. Wang, T. Ma, L. P. Ma, Z. Zhang, Q. Fu, L. M. Peng and H. M. Cheng, Nature Communications, 2012, 3, 699.
- 15 S. Bae, H. Kim, Y. Lee, X. Xu, J. S. Park, Y. Zheng, J. Balakrishnan, T. Lei, H. R. Kim, Y. I. Song, Y. J. Kim, K. S. Kim, B. Özyilmaz, J. H. Ahn, B. H. Hong and S. Iijima, Nature Nanotechnology, 2010, 5, 574.
- 16 G. Giovannetti, P. A. Khomyakov, G. Brocks, V. M. Karpan, J. van den Brink, and P. J. Kelly, Physical Review Letters, 2008, 101, 026803.
- 17 R. Nouchi and K. Tanigaki, Applied Physics Letters, 2010, 96, 253503.
- 18 A. Barreiro, M. Lazzeri, J. Moser, F. Mauri, and A. Bachtold, Physical Review Letters, 2009, 103, 076601.
- 19 L. A. Ponomarenko, R. Yang, R. V. Gorbachev, P. Blake, A. S. Mayorov, K. S. Novoselov, M. I. Katsnelson and A. K. Geim, Physical Review Letters, 2010, 105, 136801.
- 20 J. L. Xia, F. Chen, J. H. Li and N. J. Tao, Nature Nanotechnology, 2009, 4, 505-509.
- 21 S. Kim, J. Nah, I. Jo, D. Shahrjerdi, L. Colombo, Z. Yao, E. Tutuc and S. Banerjee, Applied Physics Letters, 2009, 94, 062107
- 22 D. B. Farmer, H. Y. Chiu, Y. M. Lin, K. A. Jenkins, F. N. Xia, P. Avouris, Nano Letters, 2009, 9, 4474-4478.

Journal Name

23 K. N. Parrish and D. Akinwande, Applied Physics Letters, 2011, 99, 223512