



Cite this: *Nanoscale*, 2024, **16**, 16467

## First demonstration of 2T0C-FeDRAM: a-ITZO FET and double gate a-ITZO/a-IGZO FeFET with a record-long multibit retention time of >4-bit and >2000 s†

Tae Hyeon Noh, Simin Chen, Hyo-Bae Kim,<sup>b</sup> Taewon Jin, <sup>a</sup> Seoung Min Park,<sup>a</sup> Seong Ui An, <sup>a</sup> Xinkai Sun, <sup>a</sup> Jaekyun Kim,<sup>a</sup> Jae-Hoon Han,<sup>c</sup> Ji-Hoon Ahn, <sup>b</sup> Dae-Hwan Ahn\*<sup>c</sup> and Younghyun Kim\*<sup>a</sup>

Conventional DRAM, consisting of one transistor and one capacitor (1T1C), requires periodic data refresh processes due to its limited retention time and data-destructive read operation. Here, we propose and demonstrate a novel 3D-DRAM memory scheme available with a single transistor and a single ferroelectric field-effect transistor (FeFET) DRAM (2T0C-FeDRAM), which offers extended retention time and non-destructive read operation. This architecture uses a back-end-of-line (BEOL)-compatible amorphous oxide semiconductor (AOS) that is suitable for increasing DRAM cell density. Notably, the device structures of a double gate a-ITZO/a-IGZO FeFET, used for data storage and reading, are engineered to achieve an enlarged memory window (MW) of 1.5 V and a prolonged retention time of  $10^4$  s. This is accomplished by a double gate and an a-ITZO/a-IGZO heterostructure channel to enable efficient polarization control in hafnium-zirconium oxide (HZO) layers. We present successful program/erase operations of the double gate a-ITZO/a-IGZO FeFET through incremental step pulse programming (ISPP), demonstrating multi-level states with remarkable retention characteristics. Most importantly, we perform 2T0C-FeDRAM operations by electrically connecting the double gate a-ITZO/a-IGZO FeFET and the a-ITZO FET. Leveraging the impressive performance of the double gate a-ITZO/a-IGZO FeFET technology, we have effectively showcased an exceptionally record-long retention time exceeding 2000 s and 4-bit multi-level states, positioning it as a robust contender among emerging memory solutions in the era of artificial intelligence.

Received 10th June 2024,  
Accepted 29th July 2024

DOI: 10.1039/d4nr02393e  
[rsc.li/nanoscale](http://rsc.li/nanoscale)

## Introduction

Dynamic random-access memory (DRAM) serves as the primary memory device in modern computing systems owing to its remarkable features, such as high speed, low power dissipation, and high integration density. However, the inherent leakage current of DRAM poses limitations on its role as a prolonged storage option, necessitating the frequent execution of a data refresh process to restore the data to its original state.<sup>1–3</sup>

It is worth noting that the refresh process leads to a significant portion of the power consumption during DRAM operation.<sup>4,5</sup> For improving the 1T1C DRAM performance, the raised capacitor with a high height has been adopted to retain a sufficiently large capacitance.<sup>6</sup> Additionally, the dimension scaling down of a write transistor ( $W_{tr}$ ) has been performed to improve the operation speed. However, the increased aspect ratio of the raised capacitor and the scaling of the  $W_{tr}$  technology have encountered physical limitations, constraining the number of DRAM cells per chip. In addition, current DRAM technologies cannot address the issue of limited retention time caused by a sneak path of Si MOSFETs.<sup>7,8</sup> Meanwhile, an amorphous oxide semiconductor (AOS) two transistors (2T) DRAM to enhance the data retention time and enable the non-destructive read operation has been proposed to tackle these issues.<sup>9,10</sup> The AOS 2T0C-DRAM with a back-end-of-line (BEOL) availability can offer a 3D integration to effectively increase DRAM cell density through a vertical stacking process. In addition, the AOS transistors have the advantage of a low leakage current,

<sup>a</sup>Department of Photonics and Nanoelectronics, BK21 FOUR ERICA-ACE Center, Hanyang University, Ansan 15588, Republic of Korea.

E-mail: [younghyunkim@hanyang.ac.kr](mailto:younghyunkim@hanyang.ac.kr)

<sup>b</sup>Department of Materials Science and Chemical Engineering, Hanyang University, Ansan, Republic of Korea

<sup>c</sup>Korea Institute of Science and Technology, Seoul, Republic of Korea

† Electronic supplementary information (ESI) available. See DOI: <https://doi.org/10.1039/d4nr02393e>

‡ Both authors equally contributed to this work.



thanks to the superior material properties of AOS, resulting in improved retention time.<sup>11–13</sup> For high bandwidth memory (HBM) processing-in-memory, AOS 2T0C-DRAM could be one of the breakthrough technologies for energy efficiency and memory density because it provides fewer data refresh operations and the capability of 3D integration, essential for AI accelerators.<sup>14</sup> Recently, the AOS 2T0C-DRAM has been researched in this aspect and improved retention time and multi-bit operations have been reported.<sup>15–17</sup> However, due to the leakage current caused by the  $W_{tr}$  of the AOS 2T0C-DRAM, the gradual reduction in voltage stored at the storage node ( $V_{SN}$ ) results in a current of read bit line ( $I_{RBL}$ ) degradation. Moreover, the retention time of AOS 2T0C-DRAM is still insufficient to dramatically reduce power consumption caused by data refresh processes in terms of AI accelerator applications.<sup>4,18</sup> Additionally, it degrades the read operation margin characteristics, impairing multi-bit operation.<sup>15,16</sup>

To address this issue, we focused on the Hf-based ferroelectric field effect transistor (FeFET) featuring non-volatile memory behavior, low-power operation, fast switching speed, and excellent reliability. In the FeFET, the memory state can be modulated by spontaneous ferroelectric polarization, which can be maintained for a long time after the programming pulse is applied to the gate.<sup>19–21</sup> This behavior could allow multi-bit operations for the AOS-based 2T0C-FeDRAM, enabling applications in non-volatile memory and neuromorphic devices.<sup>22,23</sup> Furthermore, AOS-based FeFETs possess superior reliability due to excellent Hafnium-Zirconium Oxide (HZO)/AOS interface properties, while Si FeFETs suffer from charge trapping issues because of the poor interface properties of HZO/Si.<sup>24</sup> Therefore, AOS channel-based FeFETs show promising potential for high-density, low-power DRAM applications.<sup>25,26</sup>

In this work, we propose the AOS-based 2T0C-FeDRAM consisting of an a-ITZO FET with an  $\text{Al}_2\text{O}_3$  gate insulator and a

double gate a-ITZO/a-IGZO FeFET as a  $W_{tr}$  and a ferroelectric read transistor (FE-R<sub>tr</sub>), respectively. Fig. 1(a) shows the key challenges and key advantages of the proposed 2T0C-FeDRAM in comparison with the traditional IGZO 2T0C-DRAM. In the existing 2T0C-DRAM, where data is maintained by storing charge in the storage node (SN), setting  $V_{SN}$  to 0 V results in the inability to preserve data. On the other hand, thanks to its non-volatility in storing the threshold voltage ( $V_{th}$ ), our proposed 2T0C-FeDRAM scheme, which maintains the voltage between the source and drains in the  $W_{tr}$  at 0 V, minimizes the leakage current of the  $W_{tr}$ . This leads to ultra-long retention time with negligible  $I_{RBL}$  variation. In addition, the significantly reduced leakage current in the  $W_{tr}$  provides a better multi-bit read margin.<sup>15,16</sup> We utilize the partial polarization of FeFETs as read transistors ( $R_{tr}$ ) to minimize charge loss and reduce  $I_{RBL}$  degradation. Also, the improved gate bias stability enabled by an optimized hetero a-ITZO/a-IGZO structure helps to suppress  $I_{RBL}$  degradation. Fig. 1(b) shows the concept of structure for the proposed 3-dimensional channel-all-around (CAA) AOS-based 2T0C-FeDRAM memory array. Details of process flow can be found in the ESI in Fig. S1.† The CAA structure enables 3D integration and is beneficial for scaling. Increased electric field applied to the HZO layer while scaling enhances polarization switching efficiency and enables multilayer stacking at a lower aspect ratio.<sup>27</sup> A BEOL process-compatible AOS channel with high mobility and a low thermal budget ( $<320\text{ }^\circ\text{C}$ ) is utilized to enable 3D integration for next-generation memory, essential for low-power processing-in-memory applications in AI technology.

## Experimental

Before the demonstration of the AOS-based 2T0C-FeDRAM as illustrated in Fig. 2(a), we fabricated W/a-IGZO/a-ITZO/HZO/P<sup>+</sup>



**Fig. 1** (a) The key challenges and key advantages of the proposed 2T0C-FeDRAM in comparison with the traditional IGZO 2T0C DRAM. This proposed 2T0C-FeDRAM mainly highlights: (1) the FeFET read transistor can adjust and store the  $V_{th}$  after applying voltage, which enables operation at  $V_{SN} = 0\text{ V}$ ; (2) non-overlapping  $I_{RBL}$  characteristics are achievable owing to the reduction of the leakage current of  $W_{tr}$  prolonged retention times, facilitating diverse multi-bit benefits; (3) to mitigate additional  $I_{RBL}$  degradation from  $V_{th}$  variation caused by poor stress stability, an optimized hetero a-ITZO/a-IGZO structure with superior stress stability can significantly reduce  $I_{RBL}$  degradation while enhancing retention time. (b) Concept of structure and features for the proposed 3-dimensional CAA AOS-based 2T0C-FeDRAM memory array.





Fig. 2 (a) Layout of the AOS-based 2T0C-FeDRAM cell with schematic device structure and fabrication process flow of (b) W/a-IGZO/a-ITZO/HZO/ $P^+$  Si MSFM ferroelectric capacitors. (c) The a-ITZO FET as a  $W_{tr}$  and (d) the double gate W/Al<sub>2</sub>O<sub>3</sub>/a-IGZO/a-ITZO FeFET as FE-R<sub>tr</sub>.

Si MSFM ferroelectric capacitors to verify that the ferroelectric polarization properties of the HZO by atomic layer deposition (ALD) as shown in Fig. 2(b). First, a  $P^+$  Si ( $10^{19} \text{ cm}^{-3}$ ) substrate was ultrasonically wet-cleaned in acetone and isopropanol. The HZO films (10 nm) were deposited by ALD using Cp-based cocktail precursor ( $\text{Hf}[\text{Cp}(\text{NMe}_2)_3] + \text{Zr}[\text{Cp}(\text{NMe}_2)_3]$ ) and ozone.<sup>28</sup> Then, an a-ITZO/a-IGZO was deposited as a semiconductor layer for MSFM ferroelectric capacitors. Finally, top metals with W (50 nm) were deposited and patterned to measure the electrical characteristics of ferroelectric capacitors.

Next, we fabricated the a-ITZO FET as a  $W_{tr}$ . Fig. 2(c) shows the fabrication process flow of the  $W_{tr}$ . First, a SiO<sub>2</sub> (200 nm)/ $P^+$  Si ( $10^{19} \text{ cm}^{-3}$ ) substrate was ultrasonically wet-cleaned in acetone and isopropanol. Then, W (50 nm) was deposited and patterned as a bottom gate by RF sputter. The Al<sub>2</sub>O<sub>3</sub> films (50 nm) were deposited by ALD and patterned as an insulator layer. A channel layer a-ITZO (10 nm) was deposited by RF sputter and post-deposition annealing (PDA) at 250 °C for 1 hour by hotplate. We optimized the channel thickness to correspondingly adjust the  $V_{th}$ , as shown in Fig. S2.† Finally, source and drain electrodes with W (50 nm) were fabricated through RF sputter. Then, the double gate W/Al<sub>2</sub>O<sub>3</sub>/a-IGZO/a-ITZO/HZO/ $P^+$  Si FeFETs were fabricated as storage transistors.

Fig. 2(d) shows the fabrication process flow of double gate a-ITZO/a-IGZO FeFETs. The HZO films (10 nm) were deposited on the Si substrate by ALD. The ALD-deposited HZO films at 320 °C present ferroelectricity without an additional post-annealing process and a top stressor layer, because the crystallized HZO films with the orthorhombic phase were directly grown at the optimized deposition temperature.<sup>28</sup> Our optimized HZO-deposition technique allows easy fabrication processes and compatibility with the BEOL process, as compared to the previous reports that the crystallization process of ALD-

deposited HZO films requires both top and bottom stressor layers and post-annealing processes.<sup>29–31</sup> An a-ITZO (4 nm)/a-IGZO (8 nm) channel layer to feature high mobility and stability was deposited by using RF magnetron sputtering and patterning. W (50 nm) was deposited as a source and drain electrodes by RF sputter. A 30 nm-thick Al<sub>2</sub>O<sub>3</sub> top gate insulator was deposited on a-ITZO/a-IGZO channel layer. Finally, top gate electrodes with W (60 nm) were constructed to control the body potential.

To confirm the device structure, transmission electron microscopy (TEM), scanning transmission electron microscopy (STEM), and energy-dispersive X-ray spectroscopy (EDS) images were taken by Tecnai F20 G2 and TitanTM 80-300. Fig. 3(a) shows a TEM image of the channel region for the



Fig. 3 Cross-sectional (a) low-magnification and (b) high-magnification TEM, (c) STEM, (d) EDS image of fabricated FeFET. It shows a clear W/Al<sub>2</sub>O<sub>3</sub>/a-IGZO/a-ITZO/HZO/ $P^+$  Si structure.

FeFET. To verify the crystal quality of the HZO and a-ITZO/a-IGZO, high-resolution TEM and STEM were also taken as shown in Fig. 3(b) and (c). There is no significant interfacial layer between a-ITZO and poly-crystallized HZO in the figures, unlike the HZO/Si interface. This will lead to some advantages compared to Si FeFET as discussed later. Significantly, the nano-laminated HZO structure was also observed in the STEM image. The separated layer structure of W/Al<sub>2</sub>O<sub>3</sub>/a-IGZO/a-ITZO/Al<sub>2</sub>O<sub>3</sub>/HZO/P<sup>+</sup> Si substrate FeFET was shown in the EDS analysis as shown in Fig. 3(d).

## Measurement results & discussion

### Ferroelectric capacitors

The electrical properties of the W/Al<sub>2</sub>O<sub>3</sub>/a-IGZO/a-ITZO/Al<sub>2</sub>O<sub>3</sub>/HZO/P<sup>+</sup> Si ferroelectric capacitor were evaluated by Keithley 4200 and Keithley 4225-RPM instruments. A triangular waveform at a frequency of 10 kHz was applied to the P<sup>+</sup> Si electrodes. Fig. 4(a) and (b) show the polarization–voltage ( $P$ – $V$ ) curves and the transient current–voltage ( $I$ – $V$ ) curves of the fabricated W/a-IGZO/a-ITZO/HZO/P<sup>+</sup> Si MSFM ferroelectric capacitors, respectively. Counter-clockwise  $P$ – $V$  loops were observed in MSFM ferroelectric capacitors, with a voltage range from –4 V to 5.5 V. The remanent polarization ( $P_r$ ) increases with the widening of the voltage sweep range, enabling the harnessing of partially polarized states for multi-level states. However, in the ferroelectric capacitors, larger polarization switching current peaks and coercive voltages were observed under the positive bias than under the negative bias. These asymmetric

polarization characteristics can be attributed to the difference in the work functions of top and bottom electrodes, and different charge injection behaviors arising from the W/a-IGZO/a-ITZO and P<sup>+</sup> Si. This results in a differential potential drop across the HZO layer in W/a-IGZO/a-ITZO/HZO/P<sup>+</sup> Si MSFM ferroelectric capacitors under negative and positive biases.<sup>32</sup>

Fig. 4(c) illustrates the endurance of the W/a-IGZO/a-ITZO/HZO/P<sup>+</sup> Si MSFM ferroelectric capacitors. For endurance measurements, we optimized the write voltages to achieve not only superior endurance but also large  $P_r$ . While the positive coercive voltage is larger than the negative coercive voltage, we found that a higher negative voltage is required for the stable endurance of MSFM ferroelectric capacitors. This result indicates that the electron trapping/de-trapping process is one of the important keys to stable endurance for W/a-IGZO/a-ITZO/HZO/P<sup>+</sup> Si MSFM ferroelectric capacitors.<sup>33</sup> Our MSFM ferroelectric capacitors exhibit nearly constant  $2P_r$  values even after  $10^7$  cycles by applying asymmetric write pulses with amplitude voltages of –4.4 V and 4.25 V for 10  $\mu$ s for programming and erasing, respectively. Generally, the polarization of HfO<sub>2</sub>-based ferroelectric films tends to increase up to a certain number of cycles and then decrease until the breakdown. These phenomena are referred to as wake-up effects and fatigue, respectively.<sup>34–36</sup> The wake-up phenomenon occurs as oxygen vacancies migrate to the bulk during initial cycles, inducing a phase transition to the ferroelectric state. Subsequent electric field application further drives these vacancies into the film bulk, thereby reducing voltage asymmetry and enhancing the hysteresis loop. Fatigue arises after prolonged cycling when trapped charges from excessive vacancies obstruct the internal electric field, diminishing ferroelectric properties.<sup>37</sup> However, in our research, the HZO ferroelectric thin films, which were implemented without post-annealing processes, effectively inhibited the formation of oxygen vacancies.<sup>28</sup> This resulted in exceptionally stable ferroelectric properties, eliminating wake-up effects and significant fatigue for up to  $10^7$  cycles. The non-volatile characteristics of HZO materials were validated by their stability under voltage stress, ensuring ultra-long retention times. Further optimization could bring 2T0C-FeDRAM's endurance closer to that of commercial DRAM.<sup>38,39</sup>

### AOS multilayer channel

In our investigation to enhance the retention time of DRAM, we explored the efficacy of using a-ITZO, an amorphous oxide semiconductor, as a channel layer. This material was selected for its high electron mobility and low leakage current, traits crucial for high-performance DRAM applications.<sup>40</sup> Nevertheless, a notable challenge emerged regarding the material's stability under operational stress conditions, including positive bias stress (PBS) and negative bias stress (NBS).<sup>41,42</sup> In the proposed 2T0C-FeDRAM,  $V_{sn}$  is stored at 0 V, and the gate voltage in  $R_{tr}$  is also 0 V. However, the non-volatile nature of the ferroelectric material in the polarized state induces an internal electric field, even without an external field. Thus, PBS and NBS instability also leads to variability in



Fig. 4 (a)  $P$ – $V$  and (b)  $I$ – $V$  curves of W/a-IGZO/a-ITZO/HZO/P<sup>+</sup> Si MSFM capacitor. (c) Variation of the remanent polarization as a function of the number of cycles.



$V_{th}$  and degradation of the  $I_{RBL}$  in 2T0C-FeDRAM. The instability is attributed to the incorporation of oxygen-related defects, such as oxygen vacancies and loosely-bound oxygen within the oxide semiconductor layer.<sup>43</sup> Bias stress generates unfavorable traps as water and oxygen molecules infiltrate the channel layer. Traditionally, the mitigation of these defects and the enhancement of device stability are achieved through surface passivation of the channel or the implementation of a multi-channel layer strategy.<sup>44–46</sup> Advancing beyond conventional methodologies, we introduce the application of a heterostructure channel FET, integrating a-ITZO with a-IGZO. As shown in Fig. 5, we present the transfer characteristics of both the a-ITZO single-layer FET and the a-ITZO/a-IGZO FET under stress conditions ( $V_{stress} = \pm 20$  V for 3600 s,  $V_{DS} = 1$  V), subjected to PBS and NBS. The heterostructure FETs exhibited significantly enhanced stability under both stress conditions compared to their single-channel counterparts. The deposition of the a-IGZO layer results in the passivation of the a-ITZO channel layer interface, protecting it from humidity, moisture, and oxygen molecules in the air. Also, the band alignment and conduction band offset create a high 2DEG structure near the a-ITZO and a-IGZO boundary, resulting in superior interface properties due to the higher electron concentration at the interface.<sup>47</sup> The improved stability is attained by preventing oxygen molecule adsorption on the back-channel surface or minimizing electron trapping at the interface of channel and gate dielectric for PBS and NBS, respectively. The improved

stability is attained by minimizing electron trapping at the interface of channel and gate dielectric or preventing oxygen molecule adsorption on the back-channel surface for PBS and NBS, respectively.<sup>45</sup> Our optimized hetero a-ITZO/a-IGZO structure marks a pivotal advancement in achieving superior stress stability. This development will not only mitigate  $I_{RBL}$  degradation but also significantly enhance the retention time.

### HZO ferroelectric FET

It is crucial to achieve a larger MW, specifically by increasing the  $V_{th}$  difference between the programmed and erased states. However, the AOS-based FeFETs generally show poor erase operation due to insufficient potential drop across the HZO layer, leading to a limited MW.<sup>25,32</sup> To mitigate this issue, we introduce the double gate to enhance the potential drop across the HZO layer. Please note that the a-IGZO capping layer in a-ITZO/a-IGZO heterostructure channels also has a benefit for the double gate structure because the  $\text{Al}_2\text{O}_3$  passivation on a-IGZO is more stable than that on a-ITZO.<sup>48</sup> Fig. 6(a) shows drain current–voltage ( $I_D$ – $V_G$ ) characteristics of the double gate a-ITZO/a-IGZO FeFET under the floated body and with body potential fixed using the top gate. For the measurement under the floated body, the bottom gate voltage ( $V_{B,G}$ ) is swept from  $-4$  V to  $5.8$  V and back to  $-4$  V with the  $V_{DS}$  of  $0.1$  V and the top gate voltage ( $V_{T,G}$ ) floated. The transistors operate well despite different MWs, exhibiting efficient on/off operation with a steep slope. The reverse current observed from  $-1.5$  V to  $1$  V is attributed to HZO maintaining a negative polarization state under negative voltage, resulting in leakage current from the gate to the drain. When HZO is programmed with a positive gate voltage, the drain current flows positively, indicating that the gate current is induced by the polarization in the HZO. As expected, single gate operation under the floated body shows a limited MW of  $0.5$  V in the double gate a-ITZO/a-IGZO FeFET. On the other hand, when the body potential is fixed through applying  $0$  V to the top gate, the double gate a-ITZO/a-IGZO FeFET improves their MW up to  $1.5$  V. To deeply understand the difference between floated and fixed body potentials, we conducted a simulation study using Sentaurus TCAD simulator. Fig. 6(b) and (c) present simulated band diagrams for erased and programmed states, respectively. When the body potential is floated, the applied gate voltage does not efficiently influence the potential drop across the stacks of a-IGZO/a-ITZO/HZO. It can be attributed to the effects of parasitic capacitance due to the floating capacitors. In contrast, fixing the body potential using the top gate increases the potential drop across the stacks of a-IGZO/a-ITZO/HZO. We found that a significant potential drop across the HZO layer occurs with the negative gate bias in erase mode, which shows a good agreement with previous research.<sup>33</sup> Therefore, the ferroelectric polarization switching of double gate a-ITZO/a-IGZO FeFETs primarily occurs by carrier depletion modes. Additionally, simulation results reveal that thickness scaling in the a-ITZO/a-IGZO channel layer and  $\text{Al}_2\text{O}_3$  top gate insulator would enhance the potential drop across the HZO, resulting in a larger MW. To achieve the



**Fig. 5** Transfer characteristics under (a) PBS and (b) NBS for a-ITZO single-layer FET, and (c) PBS and (d) NBS for a-ITZO/a-IGZO FET. Stress conditions:  $V_{stress} = \pm 20$  V for 3600 s,  $V_{DS} = 1$  V. Enhanced PBS/NBS stability achieved through reduced electron trapping at the channel/gate dielectric interface or oxygen molecule adsorption at the back-channel surface.



**Fig. 6** (a)  $I_D$ – $V_G$  characteristics of a double-gate a-ITZO/a-IGZO FeFET. Fixing the body potential with the top gate expands the memory window (MW) from 0.5 V to 1.5 V. Band diagram AOS channel layer in (b) erase and (c) program modes (floating body, body potential fixed). Fixing the body potential using a top gate makes the electric field effectively affect HZO. Incremental step pulse programming (ISPP) of double gate a-ITZO/a-IGZO FeFET. Transfer curves show partial polarization switching after applying (d) a voltage pulse of increasing amplitude and constant width (200 ns) or (e) a voltage pulse of increasing width and constant amplitude (6.5 V) to the gate contact. (f) The performance of intermediate state retention properties of double gate a-ITZO/a-IGZO FeFET.

multilevel storage capabilities of FeFETs in 2T0C-FeDRAM, we performed partial polarization switching analysis utilizing incremental step pulse programming (ISPP) for voltage pulse with increasing amplitude in Fig. 6(d) or increasing width in Fig. 6(e), where the pulse width could only be measured up to 100 ns due to the limitations of the measurement system. With the increment in the amplitude or width of the programming pulse, the polarization of the HZO material progressively increases. This increment leads to a consistent negative shift in the  $V_{th}$  of the FeFET. The difference between  $V_{th}$  in its erased state and its maximum shifted state reveals a maximum MW of approximately 2.8 V for amplitude-modulated programming and about 2 V for width-modulated programming. It shows partial polarization, resulting in  $V_{th}$  and conductivity changes. Fig. 6(f) shows the retention of the intermediate multilevel state for double gate a-ITZO/a-IGZO FeFET  $V_{th}$  over time. Negligible  $V_{th}$  shifts were observed for  $10^4$  s, demonstrating stable HZO polarization.  $V_{th}$  retention properties can be further improved by optimizing the structure and gate material.<sup>49,50</sup> As a result, the  $V_{th}$  of the FeFET is effectively controlled by modifying the voltage pulse conditions. The stored  $V_{th}$  remained stable over time making it suitable for use as a read FeFET with maintained  $I_{RBL}$ . Additionally, the ability to achieve multi-level states was evidenced by the incremental pulse amplitudes ranging from 4.5 V to 9 V (with a 0.5 V step), suggesting a promising transition from traditional binary to

multi-level memory cells through diverse HZO polarization states.

#### Measurement of 2T0C-FeDRAM

In this section, we experimentally demonstrate a 2T0C-FeDRAM that can be utilized as a multi-level cell with ultra-long retention time. The AOS 2T0C-FeDRAM consists of one a-ITZO FET and one double gate a-ITZO/a-IGZO FeFET as a  $W_{tr}$  and a ferroelectric read transistor (FE-R<sub>tr</sub>), respectively. The a-ITZO FET were fabricated and electrically connected to the double gate a-ITZO/a-IGZO FeFET. Details on the a-ITZO FET can be found in the ESI Fig. S3† shows the  $I_D$ – $V_G$  characteristics of the a-ITZO FET  $W_{tr}$ , confirming a high saturated field-effect mobility of  $25.5 \text{ cm}^2 \text{ V}^{-1} \text{ s}^{-1}$ , a steep subthreshold swing (S.S.) value of  $88.4 \text{ mV dec}^{-1}$ , and an off current below  $10^{-14} \text{ A } \mu\text{m}^{-1}$ .

Finally, we introduce a novel retention measurement methodology termed the multi-level cell (MLC) model, designed specifically to assess the retention under the multi-bit operation of 2T0C-FeDRAM. Fig. 7(a) and (b) show circuit and timing diagrams of the 2T0C-FeDRAM operation for 19 multi-level states. Unlike typical 2T0C DRAM, the write operation here is divided into two stages to enable the implementation of MLC. The program stage is to write '0' to '18' data. A positive write word line (WWL) voltage activates the  $W_{tr}$ . The write bit line (WBL) voltage ranging from 6.1 V to 7.9 V with a step of 0.1 V induces partial polarization to modulate the  $V_{th}$  of the





**Fig. 7** (a) Circuit diagram of proposed 2T0C-FeDRAM operation. Program-write operation: apply  $V_{\text{WWL}} = 2$  V to turn on the  $W_{\text{tr}}$  and determine the FE-R<sub>tr</sub>  $V_{\text{th}}$  using varied  $V_{\text{WBL}}$ .  $V_{\text{read}}$ -write operation: with  $W_{\text{tr}}$  turned on and  $V_{\text{WWL}} = 0$  V ( $V_{\text{read}}$ ) applied to WBL, 0 V is stored in SN. Read operation: apply  $V_{\text{WWL}} = -2$  V to turn off the  $W_{\text{tr}}$  and  $V_{\text{WBL}} = 0$  V to read the  $I_{\text{RBL}}$ . (b) Timing diagram of write and read operations of data "0" to "18". (c) The  $I_D$ - $V_G$  characteristics of the FE-R<sub>tr</sub> after measuring the 2T0C-FeDRAM. The retention time over 2000 s of 19-level memory states, 00000 to 01001 for (d) and 01010 to 10001 for (e).

FE-R<sub>tr</sub>.<sup>53</sup> After the program, in the read voltage write ( $V_{\text{read}}$  write) stage, 0 V is applied to WBL. This approach minimizes leakage current by eliminating the voltage difference between the drain and source of the  $W_{\text{tr}}$  during subsequent read operations when the  $W_{\text{tr}}$  is turned off. Therefore, it is expected to

have a much longer retention time compared to typical 2T0C DRAM, which inherently has a multi-level potential difference between source and drain. Here, the high-voltage driving conditions in the program stage can be addressed by attaining high ferroelectricity with low polarization switching voltage.<sup>54</sup>

**Table 1** Benchmarking table for state-of-art DRAM and 2T0C-FeDRAM

|                       | CONV 1T1C <sup>51</sup> | Si 2T DRAM <sup>52</sup> | AOS 2T DRAM <sup>9,10</sup> | AOS 2T DRAM <sup>17</sup> | 2T0C-FeDRAM (This work)         |
|-----------------------|-------------------------|--------------------------|-----------------------------|---------------------------|---------------------------------|
| Cell schematic        |                         |                          |                             |                           |                                 |
| Retention time        | 100–2000 $\mu$ s        | 100–1000 $\mu$ s         | ~1000 s                     | 10 000 s                  | >2000 s (potentially unlimited) |
| Destructive read      | Yes                     | No                       | No                          | No                        | No                              |
| Bit cell              | FEOL/BEOL               | FEOL                     | BEOL                        | BEOL                      | BEOL                            |
| Current memory window | N/A                     | N/A                      | ~5                          | 10                        | $>10^6$                         |
| Multibit retention    | N/A                     | N/A                      | N/A                         | 3-bit                     | 2000 s@19 states (>4-bit)       |



During the verification of the 2T0C-FeDRAM system, the pulse time was relatively long similar to the previous report.<sup>9</sup> This limitation was due to the system's constraints. However, it is possible to achieve as short as a few nanoseconds or less in terms of HZO's high-speed transition capability.<sup>55</sup>

During the read operation, the stored information can be read by turning off the  $W_{tr}$  and measuring  $I_{RBL}$ . Fig. 7(c) shows the  $I_D$ - $V_G$  characteristics of the FE- $R_{tr}$  after measuring the 2T0C-FeDRAM. It was observed that the  $V_{th}$  of the FeFET shifts according to the programming voltage, resulting in varying current values read at a  $V_{Read}$  of 0 V.

The  $I_{RBL}$  measured during the read operation and the  $V_{SN}$  extracted from the  $I_{RBL}$  are shown in Fig. S4.<sup>†</sup> Retention time measurements were limited to 2000 s due to equipment constraints. Nevertheless, the excellent retention time with the  $I_{RBL}$  was maintained without dropping for 2000 s at 19 multi-level states as shown in Fig. 7(d).

We summarize the memory characteristics of the proposed 2T0C-FeDRAM, compared with the current literature on DRAM technologies in Table 1. We believe the retention time could be potentially unlimited due to the theoretically near-zero leakage current of the  $W_{tr}$  at 0 V for  $V_{read}$  and the non-volatile properties of ferroelectrics. Our AOS 2T0C-FeDRAMs achieve ultra-long retention times over 2000 s, support multiple memory states, and integrate effectively into low-thermal, 3D DRAM stacks, marking a significant advancement toward next-generation DRAM technology.

## Conclusion

In this work, we proposed a BEOL-compatible AOS-based 3D 2T0C-FeDRAM with low thermal budget processes including channel structure and ALD-deposited HZO ferroelectrics. First, we showed superior ferroelectric properties with stable polarization switching without wake-up and fatigue up to  $10^7$  cycles for W/a-IGZO/a-ITZO/HZO/P<sup>+</sup> Si ferroelectric capacitors. We fabricated the double gate a-ITZO/a-IGZO FeFET as a read transistor. Here, the a-IGZO capping layer was exploited to improve the gate-bias stress stability and MOS interface properties between Al<sub>2</sub>O<sub>3</sub> top gate insulators. We obtained the enlarged MW of 1.5 V from the double gate a-ITZO/a-IGZO FeFET by fixing the body potential to 0 V through the top gate. Moreover, we presented multi-level states in the double gate a-ITZO/a-IGZO FeFET enabled by partial polarization controlled by the ISPP. We also observed that each multi-state in the double gate a-ITZO/a-IGZO FeFET maintains without current drops for  $10^4$  s. Finally, we successfully demonstrated 2T0C-FeDRAM operation with a record-long multibit retention time of more than 2000 s and 4-bit(19 states) for the first time thanks to the  $V_{SN}$  of 0 V using non-volatile properties of ferroelectrics. Our results release the feasibility of 2T0C-FeDRAM bit-cell based on a-ITZO/a-IGZO FeFET for low-power and high-density 3D DRAM applications.

## Author contributions

TH, SC, TJ, SP, XS, and YK were involved in the experiments. TH, SC, SA, JH, DA, and YK participated in analysis and discussions. HB and JA contributed to preparing ferroelectric HZO samples and their analysis. TH, SC, JK, JH, DA, and YK drafted the manuscript. All authors read and approved the final manuscript.

## Data availability

Data for this article are available at open science framework at <https://doi.org/10.17605/OSF.IO/R89WF>.

## Conflicts of interest

There are no conflicts to declare.

## Acknowledgements

This work was supported by the National Research Foundation of Korea (NRF) grant funded by the Korea government(MSIT) (RS-2024-00342979), Korea Basic Science Institute (National Research Facilities and Equipment Center) grant funded by the Ministry of Education (grant No. 2023R1A6C103A035, No. 2021R1A6C101A405), the Technology Innovation Program (20015909) through the Korea Evaluation Institute of Industrial Technology (KEIT), funded by Korea Institute for Advancement of Technology(KIAT) grant funded by Korea Government (MOTIE) (P0023718, HRD Program for Industrial Innovation). The EDA Tool was supported by the IC Design Education Center. We would like to thank Prof. Sanghyeon Kim of KAIST for his invaluable discussions and contributions to this research and its revisions.

## References

- 1 T. Vogelsang, presented in part at the 2010 43rd Annual IEEE/ACM International Symposium on Microarchitecture, 2010.
- 2 S. Mittal, *Int. J. High Perform. Syst. Archit.*, 2012, **4**, 110–119, DOI: [10.1504/IJHPSA.2012.050990](https://doi.org/10.1504/IJHPSA.2012.050990).
- 3 P. Nair, C.-C. Chou and M. K. Qureshi, presented in part at the 2013 IEEE 19th International Symposium on High Performance Computer Architecture (HPCA), 2013.
- 4 H. H. Shin, Y. M. Park, D. Choi, B. J. Kim, D.-H. Cho and E.-Y. Chung, *IEEE Trans. Comput.*, 2017, **67**, 32–44, DOI: [10.1109/TC.2017.2723392](https://doi.org/10.1109/TC.2017.2723392).
- 5 S. K. Lu, H. K. Huang, C. L. Hsu, C. T. Sun and K. Miyase, *J. Electron. Test.*, 2019, **35**, 485–495, DOI: [10.1007/s10836-019-05817-9](https://doi.org/10.1007/s10836-019-05817-9).
- 6 S. E. Kim, J. Y. Sung, J. D. Jeon, S. Y. Jang, H. M. Lee, S. M. Moon, J. G. Kang, H. J. Lim, H. S. Jung and S. W. Lee,



*Adv. Mater. Technol.*, 2023, **8**, 2200878, DOI: [10.1002/admt.202200878](https://doi.org/10.1002/admt.202200878).

7 J. Kim, H. Oh, D. Woo, Y. Lee, D. Kim, S. Kim, G. Ha, H. Kim, N. Kang and J. Park, presented in part at the Digest of Technical Papers. 2005 Symposium on VLSI Technology, 2005, 2005.

8 Y. C. Yeo, T. J. King and C. M. Hu, *IEEE Trans. Electron Devices*, 2003, **50**, 1027–1035, DOI: [10.1109/TED.2003.812504](https://doi.org/10.1109/TED.2003.812504).

9 A. Belmonte, H. Oh, N. Rassoul, G. Donadio, J. Mitard, H. Dekkers, R. Delhougne, S. Subhechha, A. Chasin and M. Van Setten, presented in part at the 2020 IEEE International Electron Devices Meeting (IEDM), 2020.

10 A. Belmonte, H. Oh, S. Subhechha, N. Rassoul, H. Hody, H. Dekkers, R. Delhougne, L. Ricotti, K. Banerjee and A. Chasin, presented in part at the 2021 IEEE International Electron Devices Meeting (IEDM), 2021.

11 K. Nomura, H. Ohta, A. Takagi, T. Kamiya, M. Hirano and H. Hosono, *Nature*, 2004, **432**, 488–492, DOI: [10.1038/nature03090](https://doi.org/10.1038/nature03090).

12 R. L. Hoffman, B. J. Norris and J. F. Wager, *Appl. Phys. Lett.*, 2003, **82**, 733–735, DOI: [10.1063/1.1542677](https://doi.org/10.1063/1.1542677).

13 K. Nomura, H. Ohta, K. Ueda, T. Kamiya, M. Hirano and H. Hosono, *Science*, 2003, **300**, 1269–1272, DOI: [10.1126/science.1083212](https://doi.org/10.1126/science.1083212).

14 L. Su and S. Naffziger, presented in part at the 2023 IEEE International Solid-State Circuits Conference (ISSCC), 2023.

15 K. Chen, Z. Zhu, W. Lu, M. Liu, F. Liao, Z. Wu, J. Niu, B.-M. Kang, W. Dan and X.-S. Wu, presented in part at the 2023 International Electron Devices Meeting (IEDM), 2023.

16 W. Lu, Z. Zhu, K. Chen, M. Liu, B.-M. Kang, X. Duan, J. Niu, F. Liao, W. Dan and X.-S. Wu, presented in part at the 2022 International Electron Devices Meeting (IEDM), 2022.

17 Q. Hu, Q. Li, S. Zhu, C. Gu, S. Liu, R. Huang and Y. Wu, presented in part at the 2022 International Electron Devices Meeting (IEDM), San Francisco, CA, USA, 2022.

18 S.-K. Lu, H.-K. Huang, C.-L. Hsu, C.-T. Sun and K. Miyase, *J. Electron. Test.*, 2019, **35**, 485–495.

19 T. Bösecke, J. Müller, D. Bräuhaus, U. Schröder and U. Böttger, presented in part at the 2011 International electron devices meeting, 2011.

20 N. Setter, D. Damjanovic, L. Eng, G. Fox, S. Gevorgian, S. Hong, A. Kingon, H. Kohlstedt, N. Park and G. Stephenson, *J. Appl. Phys.*, 2006, **100**, 0051606, DOI: [10.1063/1.2336999](https://doi.org/10.1063/1.2336999).

21 A. I. Khan, A. Keshavarzi and S. Datta, *Nat. Electron.*, 2020, **3**, 588–597, DOI: [10.1038/s41928-020-00492-7](https://doi.org/10.1038/s41928-020-00492-7).

22 M. Jerry, P.-Y. Chen, J. Zhang, P. Sharma, K. Ni, S. Yu and S. Datta, presented in part at the 2017 IEEE international electron devices meeting (IEDM), 2017.

23 S. Park, S. Seong, G. Jeon, W. Ji, K. Noh, S. Kim and Y. Chung, *Adv. Electron. Mater.*, 2023, **9**, 2200554, DOI: [10.1002/aelm.202200554](https://doi.org/10.1002/aelm.202200554).

24 K. Toprasertpong, M. Takenaka and S. Takagi, *Appl. Phys. A: Mater. Sci. Process.*, 2022, **128**, 1114, DOI: [10.1007/s00339-022-06212-6](https://doi.org/10.1007/s00339-022-06212-6).

25 F. Mo, Y. Tagawa, C. J. Jin, M. Ahn, T. Saraya, T. Hiramoto and M. Kobayashi, *IEEE J. Electron Devices Soc.*, 2020, **8**, 717–723, DOI: [10.1109/JEDS.2020.3008789](https://doi.org/10.1109/JEDS.2020.3008789).

26 F. Mo, X. R. Mei, T. Saraya, T. Hiramoto and M. Kobayashi, *Jpn. J. Appl. Phys.*, 2022, **61**, SC1013, DOI: [10.35848/1347-4065/ac3d0e](https://doi.org/10.35848/1347-4065/ac3d0e).

27 S. Kabuyanagi, T. Hamai, M. Murase, T. Maeda, M. Saitoh and S. Fujii, presented in part at the 2024 IEEE Symposium on VLSI Technology & Circuits (VLSI), 2024.

28 H. B. Kim, M. Jung, Y. Oh, S. W. Lee, D. Suh and J. H. Ahn, *Nanoscale*, 2021, **13**, 8524–8530, DOI: [10.1039/d1nr01535d](https://doi.org/10.1039/d1nr01535d).

29 T. Bösecke, J. Müller, D. Bräuhaus, U. Schröder and U. Böttger, *Appl. Phys. Lett.*, 2011, **99**, 102903, DOI: [10.1063/1.3634052](https://doi.org/10.1063/1.3634052).

30 B. Zeng, M. Liao, Q. Peng, W. Xiao, J. Liao, S. Zheng and Y. Zhou, *IEEE J. Electron Devices Soc.*, 2019, **7**, 551–556, DOI: [10.1109/JEDS.2019.2913426](https://doi.org/10.1109/JEDS.2019.2913426).

31 T. Ali, P. Polakowski, S. Riedel, T. Büttner, T. Kämpfe, M. Rudolph, B. Pätzold, K. Seidel, D. Löhr and R. Hoffmann, *Appl. Phys. Lett.*, 2018, **112**, 222903, DOI: [10.1063/1.5029324](https://doi.org/10.1063/1.5029324).

32 D. Lehninger, M. Ellinger, T. Ali, S. R. Li, K. Mertens, M. Lederer, R. Olivio, T. Kämpfe, N. Hanisch, K. Biedermann, M. Rudolph, V. Brackmann, S. Sanctis, M. P. M. Jank and K. Seidel, *Adv. Electron. Mater.*, 2021, **7**, 2100082, DOI: [10.1002/aelm.202100082](https://doi.org/10.1002/aelm.202100082).

33 F. Mo, T. Saraya, T. Hiramoto and M. Kobayashi, *Appl. Phys. Express*, 2020, **13**, 074005, DOI: [10.35848/1882-0786/ab9a92](https://doi.org/10.35848/1882-0786/ab9a92).

34 H. J. Kim, M. H. Park, Y. J. Kim, Y. H. Lee, T. Moon, K. D. Kim, S. D. Hyun and C. S. Hwang, *Nanoscale*, 2016, **8**, 1383–1389, DOI: [10.1039/C5NR05339K](https://doi.org/10.1039/C5NR05339K).

35 M. Pešić, F. P. G. Fengler, L. Larcher, A. Padovani, T. Schenk, E. D. Grimley, X. Sang, J. M. LeBeau, S. Slesazeck and U. Schroeder, *Adv. Funct. Mater.*, 2016, **26**, 4601–4612, DOI: [10.1002/adfm.201600590](https://doi.org/10.1002/adfm.201600590).

36 S. S. Fields, S. W. Smith, P. J. Ryan, S. T. Jaszewski, I. A. Brummel, A. Salanova, G. Esteves, S. L. Wolfley, M. D. Henry, P. S. Davids and J. F. Ihlefeld, *ACS Appl. Mater. Interfaces*, 2020, **12**, 26577–26585, DOI: [10.1021/acsami.0c03570](https://doi.org/10.1021/acsami.0c03570).

37 J. Lee, K. Yang, J. Y. Kwon, J. E. Kim, D. I. Han, D. H. Lee, J. H. Yoon and M. H. Park, *Nano Convergence*, 2023, **10**, 55, DOI: [10.1186/s40580-023-00403-4](https://doi.org/10.1186/s40580-023-00403-4).

38 T. Shiokawa, R. Ichihara, T. Hamai, K. Sakuma, K. Takahashi, K. Matsuo and M. Saitoh, presented in part at the 2023 7th IEEE Electron Devices Technology & Manufacturing Conference (EDTM), 2023.

39 T.-E. Lee, H.-L. Chiang, C.-Y. Chang, Y.-C. Su, S.-J. Chang, J.-J. Wu, B.-J. Lin, J.-F. Wang, S.-C. Haw and S.-J. Chiu, presented in part at the 2023 International Electron Devices Meeting (IEDM), 2023.

40 J. H. Song, K. S. Kim, Y. G. Mo, R. Choi and J. K. Jeong, *IEEE Electron Device Lett.*, 2014, **35**, 853–855, DOI: [10.1109/LED.2014.2329892](https://doi.org/10.1109/LED.2014.2329892).

41 E. Fukumoto, T. Arai, N. Morosawa, K. Tokunaga, Y. Terai, T. Fujimori and T. Sasaoka, *J. Soc. Inf. Disp.*, 2011, **19**, 867–872, DOI: [10.1889/Jsid19.12.867](https://doi.org/10.1889/Jsid19.12.867).



42 Y. H. Shi, Y. S. Shiah, K. Sim, M. Sasase, J. Kim and H. Hosono, *Appl. Phys. Lett.*, 2022, **121**, 212101, DOI: [10.1063/5.0123253](https://doi.org/10.1063/5.0123253).

43 J. Park, Y. S. Rim, C. Li, J. C. Wu, M. Goorsky and D. Streit, *J. Appl. Phys.*, 2018, **123**, 161568, DOI: [10.1063/1.5004148](https://doi.org/10.1063/1.5004148).

44 W. Zhong, L. Kang, S. Deng, L. Lu, R. Yao, L. Lan, H. S. Kwok and R. Chen, *IEEE Trans. Electron Devices*, 2021, **68**, 4956–4961, DOI: [10.1109/TED.2021.3105486](https://doi.org/10.1109/TED.2021.3105486).

45 C. Y. Park, S. P. Jeon, J. B. Park, H. B. Park, D. H. Kim, S. H. Yang, G. Kim, J. W. Jo, M. S. Oh, M. Kim, Y. H. Kim and S. K. Park, *Ceram. Int.*, 2023, **49**, 5905–5914, DOI: [10.1016/j.ceramint.2022.10.098](https://doi.org/10.1016/j.ceramint.2022.10.098).

46 C. P. T. Nguyen, J. Raja, S. Kim, K. Jang, A. H. T. Le, Y. J. Lee and J. Yi, *Appl. Surf. Sci.*, 2017, **396**, 1472–1477, DOI: [10.1016/j.apsusc.2016.11.194](https://doi.org/10.1016/j.apsusc.2016.11.194).

47 M. Lee, J. W. Jo, Y. J. Kim, S. Choi, S. M. Kwon, S. P. Jeon, A. Facchetti, Y. H. Kim and S. K. Park, *Adv. Mater.*, 2018, **30**, 1804120, DOI: [10.1002/adma.201804120](https://doi.org/10.1002/adma.201804120).

48 S. B. Hu, K. K. Lu, H. L. Ning, Z. K. Zheng, H. K. Zhang, Z. Q. Fang, R. H. Yao, M. Xu, L. Wang, L. F. Lan, J. B. Peng and X. B. Lu, *IEEE Electron Device Lett.*, 2017, **38**, 879–882, DOI: [10.1109/Led.2017.2702570](https://doi.org/10.1109/Led.2017.2702570).

49 C.-Y. Liao, K.-Y. Hsiang, Z.-F. Lou, H.-C. Tseng, C.-Y. Lin, Z.-X. Li, F.-C. Hsieh, C.-C. Wang, F.-S. Chang and W.-C. Ray, presented in part at the 2022 IEEE Symposium on VLSI Technology and Circuits (VLSI Technology and Circuits), 2022.

50 T. Ali, P. Polakowski, S. Riedel, T. Büttner, T. Kämpfe, M. Rudolph, B. Pätzold, K. Seidel, D. Löhr and R. Hoffmann, *IEEE Trans. Electron Devices*, 2018, **65**, 3769–3774, DOI: [10.1109/TED.2018.2856818](https://doi.org/10.1109/TED.2018.2856818).

51 A. Lilak, S. T. Ma and A. Sharma, *US Pat*, US20200227416, 2020.

52 K. C. Chun, P. Jain, T.-H. Kim and C. H. Kim, *IEEE J. Solid-State Circuits*, 2011, **47**, 547–559, DOI: [10.1109/JSSC.2011.2168729](https://doi.org/10.1109/JSSC.2011.2168729).

53 P. N. Wang, Z. Wang, X. Y. Sun, J. Hur, S. Datta, A. I. Khan and S. M. Yu, *IEEE Trans. Electron Devices*, 2020, **67**, 3598–3604, DOI: [10.1109/Ted.2020.3009956](https://doi.org/10.1109/Ted.2020.3009956).

54 M. H. Park, H. J. Kim, Y. J. Kim, W. Lee, T. Moon and C. S. Hwang, *Appl. Phys. Lett.*, 2013, **102**, 242905, DOI: [10.1063/1.4811483](https://doi.org/10.1063/1.4811483).

55 X. Lyu, M. Si, P. Shrestha, K. Cheung and P. Ye, presented in part at the 2021 5th IEEE Electron Devices Technology & Manufacturing Conference (EDTM), 2021.

