## PCCP ## **PAPER** View Article Online Cite this: Phys. Chem. Chem. Phys., 2024, 26, 4284 # Comprehensive understanding of electron mobility and superior performance in sub-10 nm DG ML tetrahex-GeC<sub>2</sub> n-type MOSFETs† Yuehua Xu, 10 \* Daging Li, He Sun, Haowen Xu and Pengfei Lib In this study, we have investigated the electron mobility of monolayered (ML) tetrahex- $GeC_2$ by solving the linearized Boltzmann transport equation (BTE) with the normalized full-band relaxation time approximation (RTA) using density functional theory (DFT). Contrary to what the deformation potential theory (DPT) suggested, the ZA acoustic mode was determined to be the most restrictive for electron mobility, not the LA mode. The electron mobility at 300 K is 803 cm<sup>2</sup> (V s)<sup>-1</sup>, exceeding the 400 cm<sup>2</sup> (V s)<sup>-1</sup> of MoS<sub>2</sub> which was calculated using the same method and measured experimentally. The ab initio quantum transport simulations were performed to assess the performance limits of sub-10 nm DG ML tetrahex-GeC2 n-type MOSFETs, including gate lengths $(L_a)$ of 3 nm, 5 nm, 7 nm, and 9 nm, with the underlap (UL) effect considered for the first two. For both high-performance (HP) and low-power (LP) applications, their on-state currents $(l_{on})$ can meet the requirements of similar nodes in the ITRS 2013. In particular, the $l_{on}$ is more remarkable for HP applications than that of the extensively studied $MoS_2$ . For LP applications, the $I_{on}$ values at $L_{\rm q}$ of 7 and 9 nm surpass those of arsenene, known for having the largest $I_{\rm on}$ among 2D semiconductors. Subthreshold swings (SSs) as low as 69/53 mV dec<sup>-1</sup> at an $L_a$ of 9 nm were observed for HP/LP applications, and 73 mV $dec^{-1}$ at an $L_a$ of 5 nm for LP applications, indicating the excellent gate control capability. Moreover, the delay time $\tau$ and power dissipation (PDP) at $L_a$ values of 3 nm, 5 nm, 7 nm, and 9 nm are all below the upper limits of the ITRS 2013 HP/LP proximity nodes and are comparable to or lower than those of typical 2D semiconductors. The sub-10 nm DG ML tetrahex-GeC2 n-type MOSFETs can be down-scaled to 9 nm and 5 nm for HP and LP applications, respectively, displaying desirable $I_{on}$ , delay time $\tau$ , and PDP in the ballistic limit, making them a potential choice for sub-10 nm transistors. Received 2nd November 2023, Accepted 3rd January 2024 DOI: 10.1039/d3cp05327j rsc.li/pccp ## Introduction Over recent decades, silicon-based microelectronics, advancing in line with Moore's law, 1-4 has heavily utilized silicon-metal-oxide semiconductor field-effect transistors (MOSFETs). These MOS-FETs, integral as switches in logic circuits, are facing challenges in the post-Moore era, particularly the 'short-channel effect' in sub-10 nm gate lengths. Concurrently, organic field-effect transistors (OFETs), especially pentacene-based OFETs, emerge due to their flexibility, low-cost production, and suitability for large-area electronics.<sup>5-10</sup> Despite their unique advantages, OFETs generally have lower carrier mobility and stability than silicon, limiting their use in high-performance devices. Thus, while OFETs present an alternate route in electronics, they do not directly solve the short-channel issues in advanced, miniaturized silicon technologies. This highlights the inherent complexity in scaling down silicon MOSFETs, where thinner channels also lead to reduced mobility owing to surface effects.11 The introduction of two-dimensional (2D) semiconductors like MoS2 and black phosphorene (BP) presents a promising <sup>&</sup>lt;sup>a</sup> School of Microelectronics and Control Engineering, Changzhou University, Changzhou 213164, Jiangsu, China. E-mail: yhxu@cczu.edu.cn <sup>&</sup>lt;sup>b</sup> Key Laboratory of Materials Physics and Anhui Key Laboratory of Nanomaterials and Nanotechnology, Institute of Solid State Physics, Chinese Academy of Sciences, Hefei 230031, China <sup>†</sup> Electronic supplementary information (ESI) available: All abbreviations and symbols appearing in the text (Table S1). The electron mobility calculated with respect to (a) the k-space range around the CBM, (b) the number of k-points, (c) the q-space range around the $\Gamma$ point, and (d) the number of q-points (Fig. S1); the electron mobility under three acoustic phonons' scattering in the long-wave approximation (Table S2); the transfer characteristics of the DG ML tetrahex- $GeC_2$ NMOSFETs with an $L_g$ of 5 nm at electron doping concentrations ( $N_e$ ) of 0.0051 e per atom, 0.0102 e per atom, and 0.0204 e per atom (Fig. S2). The $I_{\rm on}$ for HP and LP application of the sub-10 nm DG ML tetrahex-GeC<sub>2</sub> NMOSFETs as a function of the gate length $L_{\rm g}$ (Fig. S3). The intrinsic delay time $\tau$ as a function of the gate length $L_{\rm g}$ in DG ML GeC<sub>2</sub> NMOSFETs (Fig. S4). The PDP in DG ML GeC<sub>2</sub> NMOSFETs (Fig. S5). The intrinsic delay time $\tau$ as a function of the gate length $L_{\rm g}$ in DG ML GeC2 NMOSFETs (Fig. S6). Comparison of the PDP of (a) HP application and (b) LP application with respect to the gate length $L_{\rm g}$ for the optimal DG ML tetrahex-GeC2, Bi2O2Se, antimonene, GeSe (armchair), silicane, MoS2, InSe and Arsenene NMOSFETs (Fig. S7). See DOI: https://doi.org/10.1039/d3cp05327j Paper **PCCP** solution.<sup>2,4,12–17</sup> Their consistent thinness effectively counters short-channel effects, and they lack surface dangling bonds. However, these 2D materials encounter specific challenges. 18,19 MoS<sub>2</sub>-based MOSFETs, suitable for sub-10 nm channels, are limited by their low intrinsic mobility, approximately 400 cm<sup>2</sup> $(V s)^{-1}$ , and a $\sim 2$ eV bandgap. This results in significant Schottky barriers and contact resistance, restricting current drive and yielding low on-state currents $(I_{on})$ below $250 \,\mu\text{A}\,\mu\text{m}^{-1}$ . Addressing these issues is crucial to meet the high-performance requirements outlined in the 2013 International Technology Roadmap for Semiconductors (ITRS) for the next decade.<sup>23</sup> BP, another promising 2D material, has high carrier mobility<sup>24,25</sup> and is expected to achieve exceptional performance with high Ion in sub-10 nm scales, 26-28 though air sensitivity impacts its long-term stability.<sup>29–32</sup> To enhance current channel materials, approaches include device modifications like vertical structures and improved gate/dielectric stacks. 33-48 Nonetheless, the pursuit of new 2D semiconductors with optimal band gaps, higher mobility, and improved air stability remains essential. 49–52 Tetrahex-GeC2, a novel 2D germanium carbide, displays remarkable electronic and carrier transport properties. It possesses a direct band gap of around 0.89 eV, which is only 0.26 eV less than bulk silicon's band gap of 1.12 eV,53 thus distinguishing the two logic states in logic switches.<sup>54</sup> Notably, its electron mobility, assessed at 9.5 $\times$ 10<sup>4</sup> cm<sup>2</sup> (V s)<sup>-1</sup> via deformation potential theory (DPT), surpasses that of wellknown materials like monolayered BP and MoS2. These characteristics, along with its high cohesive energy, stability, and low effective mass, position tetrahex-GeC2 as a promising candidate for nanoelectronics and 2D field-effect transistors (FETs). 24,53 However, a systematic interpretation of the underlying reasons for such high carrier mobility has not been reported yet. The role of electron-phonon scattering is critical in shaping charge transport properties, necessitating an in-depth exploration of its mechanisms for enhanced understanding of charge transport in monolayered (ML) tetrahex-GeC2. While the DPT offers a straightforward approach for calculating the intrinsic electron mobility, its focus on longitudinal acoustic phonons and the assumption of isotropic electron-phonon coupling limit its accuracy. 55-57 Efforts to incorporate optical phonons and piezoelectric effects into DPT provide a broader perspective, yet these adaptations still fall short of capturing the complete picture of electron-phonon interactions. To address these limitations, the integration of the normalized full-band relaxation time approximation (RTA) with the Boltzmann transport equation (BTE) presents a robust framework for analyzing these interactions. This approach aligns well with experimental data, as evidenced in MoS2 studies, 58 offering not just a more precise estimation of electron mobility but also insights into the intricate processes of electron-phonon coupling. Such advancements pave the way for a more profound understanding and application of the electronic properties in 2D materials. Our second pivotal focus interrogates the capabilities of sub-10 nm gate-length double gate (DG) ML tetrahex-GeC<sub>2</sub> n-type MOSFETs (NMOSFETs) operating under pristine conditions free from defects and in ballistic transport mode. This query is not merely academic; it strikes at the heart of real-world applicability: can these advanced nanostructures rise to the challenge, meeting the demanding technical requirements set forth in the ITRS 2013 edition for both high-performance (HP) and low-power (LP) applications? Beyond this, do they hold the potential to outstrip the performance of other 2D materials? Addressing these questions necessitates a systematic and comprehensive study, a challenge we readily embrace in our exploration of sub-10 nm DG ML tetrahex-GeC2 NMOSFETs, aiming to unveil their transport properties and ascertain their standing in the next generation of nanoelectronics. Therefore, in this study, we investigated the electron mobility of ML tetrahex-GeC2 by solving a linearized BTE at normalized full-band RTA using density functional theory (DFT) and found that the electron mobility is $803 \text{ cm}^2 \text{ (V s)}^{-1}$ at 300 K. It is higher than the value of 400 cm<sup>2</sup> (V s)<sup>-1</sup> for MoS<sub>2</sub> calculated in the same way and measured experimentally. 58 Moreover, the out-of-plane acoustic mode, also known as the "zigzag acoustic" mode (ZA), was found to be the most restrictive for electron mobility, not the LA mode, as suggested by the DPT. Ab initio quantum transport simulations were carried out to evaluate the performance limits of sub-10 nm DG ML tetrahex- $GeC_2$ NMOSFETs, including gate length ( $L_g$ ) values at 3 nm, 5 nm, 7 nm, and 9 nm, and the underlap (UL) effect is also considered for the first two. Our analysis reveals that these advanced devices exhibit desirable performance across key metrics, including $I_{on}$ , subthreshold swing (SS), delay time ( $\tau$ ), and power dissipation (PDP). In HP applications, the Ion of these devices surpasses that of the extensively studied MoS<sub>2</sub>, positioning itself in the same order of magnitude as Bi<sub>2</sub>O<sub>2</sub>Se and arsenene. For LP applications, the $I_{on}$ even exceeds that of arsenene, which is known for having the largest Ion among existing 2D semiconductors in certain configurations. The SS as low as 69/53 mV dec<sup>-1</sup> at the $L_g$ of 9 nm was observed for HP/LP applications, indicating excellent gate control capability. A small SS of 73 mV $dec^{-1}$ at the $L_g$ of 5 nm with a 2 nm UL was achieved for LP applications. The low $\tau$ and PDP further emphasize their potential applications in HP computing and energy efficiency. In summary, the sub-10 nm DG ML tetrahex-GeC<sub>2</sub> NMOSFETs can be down-scaled to 9 nm and 5 nm for HP and LP applications, respectively, not only meeting the requirements of the ITRS 2013 edition but also surpassing existing 2D materials in multiple performance metrics, making them a potential choice for sub-10 nm transistors. ## Calculation method #### Intrinsic mobility calculations When considering a homogeneous system with a timeindependent electric field, no magnetic field, and a steadystate condition, the BTE can be simplified:59-61 $$\frac{qE}{\hbar} \cdot \nabla_k f_{kn} = \frac{\partial f_{kn}}{\partial t} \bigg|_{\text{coll}} \tag{1}$$ Here, E is the electrical field strength, q is the electron charge, k and n are labelled k points and the energy band index, respectively, and $f_{kn}$ is the electron distribution function. Assuming that the instantaneous one-shot collision is independent of the driving force, the collision integral can be expressed in terms of the transition rate $P_{kk'}^{nn'}$ : $$\frac{\partial f_{kn}}{\partial t}\Big|_{\text{coll}} = -\sum_{k'n'} \left[ f_{kn} (1 - f_{k'n'}) P_{kk'}^{nn'} - f_{k'n'} (1 - f_{kn}) P_{k'k}^{n'n} \right]$$ (2) Due to phonon scattering, the transition rate of electrons from state $|kn\rangle$ to $|k'n'\rangle$ is obtained using Fermi's golden rule (FGR). $$P_{kk'}^{nn'} = \frac{2\pi}{\hbar} \sum_{q,\lambda} \left| g_{kk'}^{\lambda nn'} \right|^2 \left[ n_q^{\lambda} \delta(\varepsilon_{k'n'} - \varepsilon_{kn} - \hbar \omega_{q\lambda}) \delta_{k',k+q} + (n_{-q}^{\lambda} + 1) \delta(\varepsilon_{k'n'} - \varepsilon_{kn} + \hbar \omega_{-q\lambda}) \delta_{k',k-q} \right]$$ (3) The summation is performed using the phonon's momentum (q)and the phonon branch index ( $\lambda$ ). $g_{kk'}^{\lambda m'}$ is the matrix element of the electron-phonon interaction. The first/second term in the bracket describes the absorption/emission of phonons. $n_{\pm a}^{\lambda}$ is the Bose–Einstein distribution, $\omega_{\pm q\lambda}$ is the frequency of phonons and $\varepsilon_{k'n'}$ ( $\varepsilon_{kn}$ ) is the electron energy. Mobilities $P_{kk'}^{\lambda nn'}$ and $P_{k'k}^{\lambda n'}$ are linked using the "detailed equilibrium equation":61 $$\left[f_{kn}^{0}(1-f_{k''n'}^{0})P_{kk'}^{n'n}-f_{k'n'}^{0}(1-f_{kn}^{0})P_{k'k}^{n'n}\right]=0\tag{4}$$ Here, $f_{kn}^{0}$ is the Fermi distribution function of the system at equilibrium. This equation ensures at equilibrium that $\left. \frac{\partial f_{kn}}{\partial t} \right|_{\text{coll}} = 0.$ The left-hand side of the BTE of eqn (2) is approximately in linear order by changing the Fermi distribution function to an equilibrium distribution: $$\frac{qE}{\hbar} \cdot \nabla_k f_{kn} \approx \frac{qE}{\hbar} \cdot \nabla_k f_{kn}^0 = qE \cdot v_{kn} \frac{\partial f_{kn}^0}{\partial \varepsilon_{kn}} = \frac{\partial f_{kn}}{\partial t} \bigg|_{coll}$$ (5) in which the group velocity is defined as: $$v_{kn} = \frac{1}{\hbar \nabla_{\nu} \varepsilon_{kn}} \tag{6}$$ The generalized transport relaxation time $\tau_{kn}$ is defined, so the above equation is written as:61,62 $$f_{kn} = f_{kn}^0 + q\mathbf{E} \cdot \mathbf{v}_{kn} \tau_{kn} \left( -\frac{\partial f_{kn}^0}{\partial \varepsilon_{kn}} \right) \tag{7}$$ Eqn (2)–(5) are applied to (1) to obtain: $$1 = \sum_{k'n'}' P_{kk'}^{nn'} \frac{(1 - f_{k'n'}^{0})}{(1 - f_{kn}^{0})} \times \left[ \tau_{kn} - \tau_{k'n'} \frac{n_{k'n'}}{n_{kn}} \frac{f_{kn}^{0} (1 - f_{kn}^{0})}{f_{k'n'}^{0} (1 - f_{k'n'}^{0})} \right]$$ (8) The RTA of the normalized full energy band for the linearized BTE, including the inelastic scattering process, is defined as: $$\frac{1}{\tau_{kn}} = \sum_{k'n'} \frac{(1 - f_{k'n'}^0)}{(1 - f_{kn}^0)} [1 - \cos(\theta_{kk'})] P_{kk'}^{nn'} \tag{9}$$ Here the scattering angle $\theta_{kk'}$ is defined as: $$\cos(\theta_{kk'}) = \frac{n_{k'n'}}{n_{kn}} = \frac{v_{k'n'} \cdot v_{kn}}{|v_{k'n'}||v_{kn}|}$$ (10) Based on the transport relaxation time $\tau_{kn}$ in eqn (9), the electron mobility at low fields<sup>63</sup> $$\mu = -2q \frac{\sum_{kn \in c} v_{kn}^2 \frac{\partial f_{k_n}^0}{\partial \varepsilon_{k_n}} \tau_{k_n}}{\sum_{kn} f_{k_n}^0}$$ (11) where coefficient 2 illustrates the spin-degeneracy. To solve the BTE, the OuantumATK (version R-2021.06-SP1) package<sup>64</sup> is utilized to calculate the band structure, phonon spectrum, and electron-phonon coupling using the DFT method. To obtain more accurate band gap values, the meta-GGA (MGGA) exchange-correlation in the Tran-Blaha MGGA-TB09 functional<sup>65</sup> with a c parameter of 1.09 is used, combined with a linear combination of atomic orbitals (LCAO) being employed for the electronic structures. The PseudoDojo pseudopotential is used instead of the full atomic all-electron potential,66 and the wave function expansion is done with a high-precision numerical basis. The energy cut-off of the density grid in the real space is set to 85 Hartree, and the density of the k-point grid in the Brillouin zone is $8 \times 7 \times 1$ . The dynamical matrix under a $5 \times 5 \times 1$ supercell is employed to calculate the phonon spectrum using the frozen phonon method. In order to accurately calculate the transmission probability of electrons, we will focus on the electronic states near the conduction band minimum (CBM) as they are decisive for electrical transport. To balance the complexity and accuracy of the calculation, we confine our examination to the electron-acoustic coupling matrix element of the phonon modes near $\Gamma(0,0,0)$ (long wavelength) and the electronic states near the CBM for the electronphonon coupling matrix element. To ensure reliable mobility results, we examined the range and density of the k/q space as shown in Fig. S1 (ESI†), and chose a k-region of 0 to $\pm 0.15$ near the CBM, with $38 \times 38 \times 1$ k points, and a q-region of $\pm 0.15$ near the $\Gamma$ point, with $38 \times 38 \times 1$ q points. #### Device models and simulations The performance limits of sub-10 nm ML tetrahex-GeC2 NMOS-FETs were examined using a DG two-probe model. The electron transport properties are calculated using the non-equilibrium Green's function (NEGF) combined with DFT in QuantumATK software (version R-2021.06-SP1). Sampling $161 \times 4 \times 1$ k points in the device model for self-consistent calculations, other parameters are also the same as in the bulk. Previous studies have substantiated the assumption that electron transport is ballistic for sub-10 nm channel lengths of NMOSFETs, which is well approximated. 67-69 Thus, the drain current is calculated using the following Landauer-Buttiker formula:70 $$I_{\rm d}(V_{\rm ds}, V_{\rm g}) = \frac{2e}{h} \int_{-\infty}^{+\infty} \{ T(E, V_{\rm ds}, V_{\rm g}) [f_{\rm S}(E - \mu_{\rm S}) -f_{\rm D}(E - \mu_{\rm D})] \} \, dE$$ (12) where $T(E,V_{ds},V_g)$ is the transmission probability at gate voltage $V_{\rm g}$ and source-drain voltage $V_{\rm ds}$ . $f_{\rm S}/f_{\rm D}$ is the Fermi-Dirac distribution function of the source/drain electrode. $\mu_{\rm S}/\mu_{\rm D}$ is the electrochemical potential of the source/drain electrode. The temperature is set to 300 K. ## Results and discussion #### **Electron mobility** After obtaining the dispersion relationships of the electronic states near the CBM and phonons around the $\Gamma$ point (Fig. 1(a) and (b)), the first-order partial derivative of the Hamiltonian was taken to derive the EPC matrix and the carrier mobility. Fig. 2(a) shows the phonon-limited electron mobility at room temperature (300 K) in relation to the Fermi energy level $(E_{\rm F})$ shift. The intrinsic electron mobility corresponding to the $E_{\rm F}$ shift is 0 with full phonon scattering and is estimated to be 803 cm<sup>2</sup> (V s)<sup>-1</sup>, which is greater than the electron mobilities of $MoS_2$ (400 cm<sup>2</sup> (V s)<sup>-1</sup>)<sup>58</sup> and honeycomb silicene $(360~\text{cm}^2~(\text{V s})^{-1})^{71}$ at the same level of calculation. By shifting the $E_{\rm F}$ above 0.3 eV, the electron mobility can be further boosted to 103 cm2 (V s)-1, with a corresponding carrier concentration of 10<sup>13</sup>/(cm<sup>2</sup>) through electron doping (Fig. 2(b)). We further studied the electron mobility under three acoustic phonons' scattering in the long-wave approximation (see Table S2, ESI† and Fig. 3). The ZA mode had the most significant effect on the mobility, limiting the intrinsic electron mobility to $2.8 \times 10^3 \text{ cm}^2 \text{ (V s)}^{-1}$ . The LA mode was the next most influential factor, limiting the intrinsic electron mobility to $8.5 \times 10^3$ cm<sup>2</sup> (V s)<sup>-1</sup>. This indicates that the DPT, which only considers scattering due to the LA phonon, is insufficient to predict electron mobility accurately. On the other hand, when the ZA mode scattering was eliminated, the intrinsic electron mobility could be increased to $1.33 \times 10^3 \text{ cm}^2 \text{ (V s)}^{-1} \text{ (Fig. 2(a))}$ . This suggests that the electron mobility of tetrahex-GeC2 can be improved by suppressing the ZA mode vibrations. Therefore, we illustrate the vibrations of three acoustic modes (Fig. 4). The ZA mode corresponds to the lattice vibration direction perpendicular to the plane on which tetrahex-GeC2 is located (Fig. 4(c)). Therefore, in practical applications, the electron mobility can be enhanced by selecting an appropriate substrate or using a clamping material to make tetrahex-GeC2 interact with each other, thus suppressing the ZA mode vibration. To gain insight into why the ZA mode has the most powerful suppression effect on the electron mobility among the three acoustic modes, we plotted the correlation between the electron-phonon coupling strength (represented by the matrix element) and $q(q_x, q_y)$ of the TA, LA and ZA modes (Fig. 5). The ZA mode has the most robust coupling to the electronic state near the CBM as shown in Fig. 5(c), indicating that the ZA mode scatters the electrons the most and thus suppresses the mobility the most. #### Performance of ML tetrahex-GeC2 n-type DG MOSFETs Fig. 6 demonstrates that the model of a sub-10 nm DG ML tetrahex-GeC2 NMOSFET consists of heavily doped tetrahex-GeC2 as the source, drain, and ML intrinsic tetrahex-GeC2 as the channel. To ensure efficient carrier injection and minimize tunnelling leakage in the off-state, an optimized source and drain doping concentration $(N_e)$ is essential. Fig. S2 (ESI†) reveals that the optimal doping concentration for the source/drain is 0.0102 e per atom. SiO<sub>2</sub> is used as the gate dielectric for transistors with gate lengths ranging from 3 to 10 nm. Equivalent oxide thickness (EOT) and supply voltage $(V_{ds})$ are adopted as the parameters from the ITRS 2013 edition for HP and LP applications of similar length nodes (Table 1). In the following discussion, the term ITRS is used to refer to the ITRS 2013 edition, as it is directly related to sub-10 nm gate lengths and has more rigorous standards than subsequent versions. This implies that if the transistor's performance metrics meet the standards of the ITRS 2013 edition, it can also meet the goals of IRDS 2021.<sup>72</sup> To maximize the performance, a symmetric UL layer is incorporated into the DG ML tetrahex-GeC2 NMOSFET. This UL layer comprises a dielectric layer and part of the channel layer. Previous studies have demonstrated that such a structure's ballisticity (defined as the current ratio in the scattering and ballistic limits) can exceed 88% for an effective channel length of 10 nm or less.<sup>67-69</sup> Therefore, in this study, the gate Fig. 1 Computed (a) band structure and (b) phonon spectrum of ML tetrahex-GeC2. In (b), ZA, TA and LA stand for the three acoustic branches. Fig. 2 The relationship between the (a) electron mobility and (b) carrier concentration of ML tetrahex-GeC<sub>2</sub> with the $E_F$ shift. Fig. 3 The electron mobility of ML tetrahex-GeC<sub>2</sub> varies with the $E_F$ shift resulting from scattering by the three acoustic branches ZA, TA and LA. length $(L_g)$ was kept lower than 10 nm and the maximal $L_{ul}$ was maintained (10 nm $-L_g$ )/2. **A.** On-state current. The $I_{\rm on}$ is an essential factor for logic transistors, especially in high-performance servers that require fast switching speeds. It is determined by the current on the transfer characteristic curve when the gate voltage is $V_g(\text{on}) =$ $V_{\rm g}({\rm off}) + V_{\rm ds}$ , where $V_{\rm g}({\rm on/off})$ is the gate voltage with the current in the on/off state $(I_{on}/I_{off})$ . According to ITRS, $V_{dd}$ is set to 0.64 V, 0.69 V, and 0.73 V for $L_{\rm g}$ values of 5(3) nm, 7 nm, and 9 nm, respectively. For HP applications, $I_{\rm off}$ is fixed at 0.1 μA μm<sup>-1</sup>, while for LP applications, $I_{\text{off}}$ is set to 5 × 10<sup>5</sup> μA μm<sup>-1</sup>, $4 \times 10^5~\mu\text{A}~\mu\text{m}^{-1}$ , and $2 \times 10^5~\mu\text{A}~\mu\text{m}^{-1}$ for $L_{\rm g}$ values of 5(3) nm, 7 nm, and 9 nm, respectively. To estimate the magnitude of the $I_{on}$ in the device, the current of the DG ML $GeC_2$ NMOSFET must first reach $I_{off}$ to determine $V_g(\text{off})$ . As illustrated in Fig. 7, all DG ML GeC<sub>2</sub> NMOSFETs can satisfy the HP and LP $I_{\text{off}}$ requirements, except for the NMOSFET with a $L_g$ of 3 nm with no UL, where the source leakage current is too high to meet the LP Ioff requirements for LP applications. The $L_g$ of the 3 nm NMOSFET with a $L_{\rm ul}$ of 2 nm has a steeper subthreshold region in the $I-V_{\rm g}$ curve, which enables it to meet the LP $I_{\rm off}$ requirements. This is Fig. 4 Schematics of the vibrational modes of the three acoustic branches, (a) TA (b) LA and (c) ZA. The plane in which GeC<sub>2</sub> located is the X-Y plane. The gray and blue-green spheres represent the C and Ge atoms, respectively The relationship between the electron–phonon coupling matrix and $q(q_x, q_y)$ of (a) TA, (b) LA and (c) ZA acoustic modes. Fig. 6 Schematic structure of DG ML tetrahex-GeC<sub>2</sub> NMOSFETs, where $L_{ul}$ , $L_{q}$ and UL denote the channel length, gate length and underlap part, respectively. because the UL enlarges the channel length and reduces the leakage current. Our following discussion of $I_{on}$ will focus on device configurations that meet the $I_{\rm off}$ requirements. The $I_{\text{on}}$ of DG ML GeC<sub>2</sub> NMOSFETs can be determined once $V_{\rm g}({\rm off})$ is known. To begin with, we will focus on the $I_{\rm on}$ of DG ML GeC<sub>2</sub> NMOSFETs without UL. As shown in Fig. 7 and Table 1, for LP applications, the $I_{\rm on}$ is 6 $\mu A~\mu m^{-1}$ , 1762 $\mu A~\mu m^{-1}$ and 1791 $\mu$ A $\mu$ m<sup>-1</sup> for $L_g$ values of 5 nm, 7 nm and 9 nm, respectively. Among them, $I_{\rm on}$ for both $L_{\rm g}$ values of 7 nm and 9 nm are 4-5 times the LP ITRS requirements for similar nodes. For HP applications, the $I_{\rm on}$ values for $L_{\rm g}$ values of 5 nm, 7 nm, and 9 nm are 2538 $\mu$ A $\mu$ m<sup>-1</sup>, 2552 $\mu$ A $\mu$ m<sup>-1</sup>, and 2592 $\mu$ A $\mu$ m<sup>-1</sup>, respectively, which are more than twice the similar node requirements of ITRS for HP applications. We then further investigated the influence of UL on the $I_{on}$ . As shown in Fig. S3(a) (ESI $\dagger$ ), for HP applications, when $L_{\rm g}$ is 3 nm, the $I_{\rm on}$ increases from 100 $\mu A \, \mu m^{-1}$ to 2538 $\mu A \, \mu m^{-1}$ with a $L_{\rm ul}$ of 2 nm, exceeding the ITRS requirement for HP applications by more than twice (900 $\mu A \; \mu m^{-1}$ for the 3/5.1 nm node). For LP applications (Fig. S3(b), ESI†), when $L_g$ is 5 nm, the $I_{on}$ increases from 6 $\mu A \ \mu m^{-1}$ to 536 $\mu A \ \mu m^{-1}$ with a $L_{\rm ul}$ of 2 nm, surpassing the ITRS requirement for LP applications by almost twice (295 $\mu$ A $\mu$ m<sup>-1</sup> for the 5.9 nm node). We further compared the $I_{on}$ of sub-10 nm DG ML GeC<sub>2</sub> NMOSFETs with the conventional 2D semiconductor NMOS-FETs (Tables 1, 2 and Fig. 8), such as MoS2, which is commonly used experimentally, and other 2D materials, including Bi<sub>2</sub>O<sub>2</sub>Se, InSe, arsenene, antimonene, GeSe, and silicane. These materials are desirable channel materials because of their air stability and high carrier mobilities for upcoming FETs. Moreover, 2D silicane is compatible with mature silicon-based technologies, in addition to its air stability and high carrier mobilities. We also compared GeC2 NMOSFETs with advanced Si-based FETs, including Si nanowire FETs, Si FinFETs, and ETSOI FETs. Additionally, we Table 1 A comparison of the ballistic performance of DG ML tetrahex- $GeC_2$ NMOSFETs against the ITRS requirements for HP and LP transistors spanning the 2022–2028 horizon in the ITRS | LP 3 | | | ( ) | I <sub>off</sub> (μA μIII ) | SS (mV dec ) | $I_{\rm on} \left( \mu A \ \mu m^{-1} \right)$ | $I_{ m on}/I_{ m off}$ | $C_t$ (fF $\mu$ m $^{-1}$ ) | τ (ps) | PDP (fJ $\mu$ m <sup>-1</sup> ) | |-------------------|-----|---|-----|-----------------------------|--------------|------------------------------------------------|------------------------|-----------------------------|--------|---------------------------------| | TI 0 | 3 | 0 | 4.5 | _ | _ | _ | _ | _ | _ | | | | | 2 | 4.5 | $5 \times 10^{-5}$ | 78 | 150. | $3.00 \times 10^{6}$ | 0.092 | 0.613 | 0.059 | | 5 | 5 | 0 | 4.5 | $5 \times 10^{-5}$ | 170 | 6. | $1.22 \times 10^5$ | 0.269 | 44.039 | 0.172 | | | | 2 | 4.5 | $5 \times 10^{-5}$ | 73 | 537 | $1.07 \times 10^{7}$ | 0.169 | 0.314 | 0.108 | | 7 | 7 | 0 | 4.9 | $4 \times 10^{-5}$ | 120 | 1762 | $4.41 \times 10^{7}$ | 0.444 | 0.252 | 0.307 | | 9 | ) | 0 | 5.5 | $2 imes 10^{-5}$ | 53 | 1791 | $8.96 \times 10^{7}$ | 0.518 | 0.289 | 0.378 | | HP 3 | 3 | 0 | 4.5 | 0.1 | 182 | 100 | $9.99 \times 10^{3}$ | 0.174 | 1.740 | 0.111 | | | | 2 | 4.5 | 0.1 | 101 | 1514 | $1.51 \times 10^{4}$ | 0.108 | 0.071 | 0.069 | | 5 | ; | 0 | 4.5 | 0.1 | 148 | 2538 | $2.54 \times 10^{4}$ | 0.365 | 0.144 | 0.233 | | | | 2 | 4.5 | 0.1 | 80 | 1768 | $1.77 \times 10^{4}$ | 0.174 | 0.098 | 0.111 | | 7 | 7 | 0 | 4.9 | 0.1 | 138 | 2552 | $2.55 \times 10^{4}$ | 0.441 | 0.173 | 0.304 | | 9 | ) | 0 | 5.5 | 0.1 | 69 | 2592 | $2.59 \times 10^{4}$ | 0.587 | 0.227 | 0.429 | | ITRS LP in 2028 5 | 5.9 | | 4.1 | $5 imes 10^{-5}$ | _ | 295 | $5.90 \times 10^{6}$ | 0.690 | 1.493 | 0.280 | | ITRS HP in 2028 5 | 5.1 | | 4.1 | 0.1 | _ | 900 | $9.00 \times 10^{3}$ | 0.600 | 0.423 | 0.240 | | ITRS LP in 2026 7 | 7.0 | | 4.5 | $4 \times 10^{-5}$ | _ | 337 | $8.42 \times 10^{6}$ | 0.770 | 1.514 | 0.340 | | ITRS HP in 2024 7 | 7.3 | | 4.9 | 0.1 | _ | 1170 | $1.17 \times 10^{4}$ | 0.770 | 0.451 | 0.360 | | ITRS HP in 2024 6 | 5.7 | | 4.3 | 0.1 | _ | 1100 | $1.10 \times 10^4$ | 0.720 | 0.446 | 0.330 | | ITRS LP in 2023 9 | 0.3 | | 5.1 | $2 \times 10^{-5}$ | _ | 458 | $2.29 \times 10^{7}$ | 0.950 | 1.474 | 0.480 | | ITRS LP in 2024 8 | 3.5 | | 4.9 | $2 \times 10^{-5}$ | _ | 395 | $1.98\times10^{5}$ | 0.890 | 1.557 | 0.420 | | ITRS HP in 2022 8 | 3.8 | | 5.4 | 0.1 | _ | 1350 | $1.35 \times 10^{4}$ | 0.870 | 0.463 | 0.450 | Fig. 7 The transfer characteristics of the DG ML tetrahex-GeC<sub>2</sub> NMOSFETs with $L_g$ values of (a) 3 nm (b) 5 nm (c) 7 nm and (d) 9 nm. The red and blue dashed lines represent the $I_{off}$ requirement per ITRS for HP and LP devices, respectively. examined the $I_{\rm on}$ of the GeC<sub>2</sub> NMOSFETs in comparison to Carbon Nanotube (CNT) FETs and Gate All Around (GAA) CNT FETs as a potential and competitive semiconductor device material in the post-Moore's Law Era. For LP applications, ML GeC<sub>2</sub> NMOSFETs have the largest $I_{\rm on}$ among the listed devices at 5 nm $\leq L_{\rm g} \leq$ 9 nm nodes. As $L_{\rm g}$ increases from 5 nm to 7 nm, the $I_{\rm on}$ of the ML GeC<sub>2</sub> NMOSFETs rises drastically to 1762 $\mu$ A $\mu$ m<sup>-1</sup>, surpassing those of InSe Table 2 For HP applications, several key device metrics for the upper limits of the ballistic performance in sub-10 nm DG ML NMOSFETs of Bi<sub>2</sub>O<sub>2</sub>Se,<sup>73</sup> $MoS_{2}$ , $^{73}$ InSe, $^{74}$ arsenene, $^{75,76}$ antimonene, $^{75,76}$ GeSe (armchair) and silicane $^{77}$ as well as other sub-10 nm gate-length technologies $^{4,78-83}$ | НР | | $L_{ m g}$ (nm) | $L_{\mathrm{ul}}$ (nm) | $I_{ m on} \left( \mu { m A} \; \mu { m m}^{-1} ight)$ | PDP (fJ $\mu m^{-1}$ ) | τ (ps) | |---------------------------------------------|---------------------------|-----------------|------------------------|---------------------------------------------------------|------------------------|--------| | n-type ML Bi <sub>2</sub> O <sub>2</sub> Se | | 8.8 | 0 | 3380 | 0.249 | 0.102 | | | | 6.7 | 0 | 2126 | 0.18 | 0.126 | | | | 5 | 2 | 2067 | 0.123 | 0.093 | | | | 3 | 3 | 996 | 0.061 | 0.093 | | n-type ML MoS <sub>2</sub> | | 9 | 0 | 230 | 0.172 | 3.509 | | | | 5 | 2 | 473.34 | 0.195 | 1.287 | | | | 3 | 2 | 519.48 | 0.126 | 0.126 | | n-type ML InSe | | 7 | 0 | 1497 | 0.096 | 0.09 | | | | 5 | 0 | 1538 | 0.078 | 0.075 | | | | 3 | 2 | 1468 | 0.039 | 0.048 | | n-type ML arsenene | | 10 | 0 | 2912 | 0.372 | 0.135 | | | | 8.5 | 0 | 2941 | 0.216 | 0.096 | | | | 6.4 | 0 | 2536 | 0.189 | 0.081 | | | DFT-NEGF | 5 | 0 | 655 | 0.159 | 0.177 | | | | | 2 | 2030 | 0.096 | 0.051 | | n-type ML antimonene | | 5 | 0 | 614 | _ | _ | | | | | 2 | 728 | _ | _ | | n-type ML GeSe (armchair) | n-type ML GeSe (armchair) | | 4 | 483 | 0.073 | 0.237 | | | | 4 | 4 | 494 | 0.056 | 0.177 | | | | 3 | 4 | 492 | 0.043 | 0.137 | | n-type ML silicane | | 5 | 4 | 1374 | 0.037 | 0.042 | | | | 3 | 4 | 527 | 0.016 | 0.047 | | GGA CNT | | 5 | 1 | 1703 | 0.072 | 0.078 | | | | 3 | 2 | 1347 | 0.051 | 0.042 | | Si nanowire | | 10 | _ | 522 | 0.345 | 0.66 | | | | 5 | _ | 115 | 0.165 | 1.44 | | Si Fin | | 10 | _ | 446 | 0.546 | 1.02 | | | Experiment | 5 | _ | 269 | 0.432 | 1.605 | | ETSOI | • | 8 | _ | 340 | 0.948 | 1.86 | | CNT FET | | 9 | 0 | 630 | 0.552 | 0.174 | | | | 5 | _ | 1412 | 0.138 | 0.078 | and arsenene by more than four and three times, respectively. For HP applications, the Ion magnitude of ML GeC2 NMOSFETs is $2-3 \times 10^3 \, \mu\text{A} \, \mu\text{m}^{-1}$ at 5 nm $\leq L_{\rm g} \leq 9 \, \text{nm}$ nodes, which is 1–2 times higher than the $I_{\rm on}$ requirement for similar nodes in ITRS HP, and much higher than 500 µA µm<sup>-1</sup> of the most studied $MoS_2$ . It is also noteworthy that the $I_{on}$ values of the ML GeC<sub>2</sub> NMOSFETs are comparable to those of ML Arsenic and Bi<sub>2</sub>O<sub>2</sub>Se, which have the highest ionic content of the listed materials. Additionally, the Ion of the ML GeC2 NMOS-FETs is greater than those of the advanced silicon-based FETs, including Si nanowires, Si Fin, ETSOI, and CNT FETs at comparable nodes. **B.** Gate control. In addition to $I_{on}$ , SS is a significant factor for evaluating device performance, showing its ability to manipulate the subthreshold domain's gate voltage. SS is determined using the following formula: $$SS = \frac{\partial V_{g}}{\partial \lg I_{d}} \tag{13}$$ where $I_d$ is the source–drain current, and a smaller SS indicates a better gating capability and usually a larger $I_{\rm on}$ current. At room temperature, 60 mV $\mathrm{dec}^{-1}$ is the Boltzmann limit, which is the fundamental thermal limit of SS in NMOSFETs. 84 The SS can be determined by the steepest point of the transfer characteristic curve at $V_g$ when the current consists of tunneling and thermionic components $(I_d = I_{tunnel} + I_{therm})$ :<sup>67</sup> $$SS = \frac{\partial V_{g}}{\partial \lg I_{d}} = \left[ \frac{r_{\text{tunnel}}}{SS_{\text{tunnel}}} + \frac{(1 - r_{\text{tunnel}})}{SS_{\text{therm}}} \right]^{-1}$$ (14) $$r_{\text{tunnel}} = \frac{I_{\text{tunnel}}}{I_{\text{d}}}, \quad SS_{\text{tunnel}} = \frac{\partial V_{\text{g}}}{\partial \lg I_{\text{tunnel}}},$$ $$SS_{\text{therm}} = \frac{\partial V_{\text{g}}}{\partial \lg I_{\text{therm}}}$$ (15) When $r_{\text{tunnel}} = 0$ , the current is thermionic and SS is equal to SS<sub>therm</sub> with a fundamental limit of 60 mV dec<sup>-1</sup>. However, when $0 < r_{\text{tunnel}} < 1$ , the $I_{\text{tunnel}}$ must be considered, causing SS to be less than 60 mV $dec^{-1}$ . As shown in Fig. 9 and Table 1, for the HP application, the SS values of the 3 nm and 5 nm DG ML $GeC_2$ NMOSFETs with a $L_{ul}$ of 2 nm reduce to 78 mV $dec^{-1}$ and 73 mV $dec^{-1}$ , respectively. While the 9 nm one without UL has an SS value of 69 mV dec<sup>-1</sup>. These values are close to the desired value of 60 mV dec<sup>-1</sup>. As previously mentioned, the UL widens the barrier and effective channel length, thus reducing the short-channel effect, steepening the slope of the transfer curve, and lowering the SS values. For LP applications, the 9 nm DG ML GeC<sub>2</sub> NMOSFET has the lowest SS value of 53 mV $dec^{-1}$ among the GeC2 NMOSFETs, which is below the fundamental limit of 60 mV dec<sup>-1</sup> and also lower than the 60 mV dec<sup>-1</sup> value of 9 nm DG ML Bi<sub>2</sub>O<sub>2</sub>Se.<sup>73</sup> Fig. 8 A comparison of the Ion of (a) HP and (b) LP application concerning the gate length La for the optimal DG ML tetrahex-GeC<sub>2</sub>, Bi<sub>2</sub>O<sub>2</sub>Se, antimonene, GeSe (armchair), silicane, MoS<sub>2</sub>, InSe and arsenene NMOSFETs, based on the ab initio quantum transport simulations. Fig. 9 SS as a function of gate length $L_q$ for DG ML GeC<sub>2</sub> NMOSFETs with and without UL. The black dashed lines indicate the Boltzmann limit of 60 mV dec<sup>-1</sup> for SS at room temperature. To understand why SS can be taken below 60 mV dec<sup>-1</sup> in LP applications, we have calculated the spectral currents and local density of states (LDOS) for the three $V_{\rm g}$ values of -0.4 V, -0.1 V, and 0.2 V at a $L_g$ of 9 nm with a step change of 0.2 V (Fig. 10) The SS at -0.4 V is near its minimum value, while the SS at 0.2 V is much higher than 60 mV dec<sup>-1</sup>, and the SS at -0.1 V falls in between. As shown in Fig. 10, the $I_{\text{tunnel}}$ current is a major component of the total current when $V_g = -0.4 \text{ V}$ , which is nearly 50%, thus $0 < r_{\text{tunnel}} < 1$ . At $V_{\text{g}} = 0.2$ V, almost all of the current is $I_{\rm therm}$ and the $r_{\rm tunnel}$ is almost zero. The tunneling potential and $I_{\text{tunnel}}$ are related using the following formula:85 $$I_{\rm tunnel} \propto {\rm e}^{-w\sqrt{m^*\phi_{\rm B}}}$$ (16) where $\phi_{\rm B}$ and w are the height and width of the potential barrier, respectively. As the potential width w remains constant, the $I_{\text{tunnel}}$ is mainly determined by the potential barrier height $\phi_{\rm B}$ . When $V_{\rm g}$ is changed from -0.4 V to -0.1 V, $\phi_{\rm B}$ decreases by 0.256 eV, whereas when $V_g$ is varied from -0.1 V to 0.2 V, the decrease in $\phi_{\rm B}$ is only 0.032 eV. This indicates that when $V_{\rm g}$ is Fig. 10 Spatially resolved LDOS and spectral currents of the 9 nm DG ML GeC $_2$ NMOSFET at $V_q$ of (a) -0.4 V, (b) -0.1 V and (c) 0.2 V, respectively. The electrochemical potentials of the source and drain are denoted as $\varepsilon_{\rm L}$ and $\varepsilon_{\rm R}$ , respectively, while $\phi_{\rm B}$ is the energy barrier for electrons at the CBM transporting from the drain to the source. Fig. 11 The $g_{\rm m}$ of DG ML GeC<sub>2</sub> NMOSFETs with and without ULs as a function of the gate length $L_{\rm g}$ in the HP and LP applications. -0.4 V, the rate of change of the potential barrier is high, thus resulting in a large rate of change of Itunnel. This means that the SS<sub>tunnel</sub> is low enough to meet the requirement of SS<sub>tunnel</sub> < $SS_{therm}$ . Transconductance $g_{\rm m}$ is a key indicator of device performance, indicating the gate control capability in the superthreshold region, and $g_{\rm m}$ is calculated as follows:<sup>86</sup> $$g_{\rm m} = \frac{\mathrm{d}I_{\rm d}}{\mathrm{d}V_{\rm g}} \tag{17}$$ A large $g_{\rm m}$ implies better gate control and a higher $I_{\rm on}$ . As shown in Fig. 11, for HP/LP applications, 3 nm, 5 nm, 7 nm and 9 nm DG ML GeC<sub>2</sub> NMOSFETs have $g_{\rm m}$ of 4.51–13.16 mS $\mu {\rm m}^{-1}$ , which is similar to the 7-12 mS $\mu m^{-1}$ of Bi<sub>2</sub>O<sub>2</sub>Se NMOSFETs.<sup>52</sup> It should be noted that when a 2 nm UL is used, the $g_m$ will be reduced in the superthreshold region. C. Intrinsic delay time and power consumption. The switching speed is an important quality factor for digital circuits, usually measured by the intrinsic delay time $\tau$ . A lower $\tau$ implies faster switching speeds. It is calculated by applying the following equation:86 $$\tau = \frac{C_t V_{\rm ds}}{I_{\rm on}} \tag{18}$$ where $V_{\rm ds}$ is the source-drain voltage, and the ITRS standard states that the total gate capacitance $C_t$ is three times the intrinsic channel capacitance, that is $C_t = 3 C_g$ . $C_g$ is expressed as:<sup>4,86,87</sup> $$C_{\rm g} = \frac{\partial Q}{\partial V_{\rm g}} \tag{19}$$ Q is the total channel charge. Table 1, Fig. S4 and S5 (ESI†) detail the performance metrics gate capacitance $(C_t)$ , delay times $(\tau)$ and the power dissipation per unit width (PDP) of DG ML GeC2 NMOSFETs $C_t$ ranges from 0.092 to 0.518/0.108 to 0.587 fF $\mu$ m<sup>-1</sup> for HP/LP applications, respectively, aligning with ITRS standards and indicating optimal interface capacitance. τ values range from 0.07 to 0.23 ps/0.25 to 0.61 ps (except for $L_g = 3$ nm with the UL configuration) for HP/LP applications, which are significantly below the ITRS upper limits of 0.69-0.95 ps and 0.60-0.87 ps, respectively, demonstrating high switching speeds. In Tables 2, 3 and Fig. S6 (ESI†), we compare $\tau$ of DG ML GeC<sub>2</sub> NMOSFETs with other DG ML NMOSFETs. For HP applications, GeC2 shows a significantly lower $\tau$ than MoS<sub>2</sub> and is comparable to Bi<sub>2</sub>O<sub>2</sub>Se, InSe, Arsenene, silicane, and GeSe. For LP applications, GeC<sub>2</sub>'s $\tau$ is notably smaller than MoS2's, aligning closely with InSe and Arsenene. The PDP (PDP = $C_t V_{ds}^2$ ) for these FETs ranges from 0.059 to 0.306/0.069 to 0.428 fJ $\mu m^{-1}$ for LP/HP applications, lower than the ITRS standard upper limits. Furthermore, as Tables 2, 3 and Fig. S7 (ESI†) show that the PDP of DG ML GeC<sub>2</sub> NMOSFETs is comparable to those of Bi<sub>2</sub>O<sub>2</sub>Se, MoS<sub>2</sub>, InSe, and arsenene NMOSFETs. These performances suggest that DG ML GeC2 Table 3 For LP applications, several key device metrics for the ballistic performance upper limits of the sub-10 nm DG ML NMOSFETs of $Bi_2O_2Se_7$ . MoS<sub>2</sub>,<sup>73</sup> InSe,<sup>74</sup> arsenene,<sup>75,76</sup> antimonene<sup>75,76</sup> and GeSe (armchair)<sup>28</sup> | LP | | $L_{\mathrm{g}}$ (nm) | $L_{\mathrm{ul}}$ (nm) | $I_{ m on} \left( \mu m A \ \mu m^{-1} ight)$ | PDP (fJ $\mu m^{-1}$ ) | τ (ps) | |---------------------------------------------|----------|-----------------------|------------------------|-------------------------------------------------|------------------------|---------------------| | n-type ML Bi <sub>2</sub> O <sub>2</sub> Se | | 9.3 | 0 | 10 | 0.408 | 57.5 | | • • | | 7.0 | 0 | $3.8 \times 10^{-3}$ | 0.340 | $1.4 imes 10^5$ | | | | 5.0 | 2 | $4.1 \times 10^{-3}$ | 0.258 | $9.8 \times 10^{4}$ | | n-type ML MoS <sub>2</sub> | | 5 | 3 | 324.05 | 0.093 | 0.552 | | | | 3 | 2 | 133.09 | 0.078 | 2.337 | | n-type ML InSe | | 7 | 0 | 401 | 0.078 | 0.339 | | | | 5 | 2 | 424 | 0.039 | 0.210 | | | | 3 | 3 | 69 | 0.03 | 0.852 | | n-type ML arsenene | | 10 | 0 | 1750 | 0.411 | 0.225 | | | DFT+NEGF | 8.5 | 0 | 1325 | 0.15 | 0.213 | | | | 6.4 | 0 | 560 | 0.096 | 0.267 | | | | 5 | 0 | 152 | 0.156 | 0.759 | | | | | 2 | 341 | 0.069 | 0.303 | | n-type ML antimonene | | 5 | 0 | 42.8 | _ | _ | | | | | 2 | 482 | _ | | | n-type ML GeSe (zigzag) | | 5 | 4 | 274 | 0.055 | 0.320 | | | | 4 | 4 | 161 | 0.05 | 0.480 | | | | 3 | 4 | 6.7 | 0.047 | 10.99 | | n-type ML silicane | | 5 | 4 | 438 | 0.021 | 0.073 | | | | 3 | 4 | 467 | 0.016 | 0.054 | NMOSFETs are competitive with other 2D materials, offering both low delay time and low power consumption. ## Conclusions Our research revealed that ML tetrahex-GeC2 is a potential channel material for sub-10 nm NMOSFETs due to its high electron mobility and superior electrical performance when compared to other 2D semiconductors. Using the linearized BTE with normalized full-band RTA and DFT, we calculated the electron mobility of ML tetrahex-GeC<sub>2</sub> to be 803 cm<sup>2</sup> (V s)<sup>-1</sup> at 300 K, which is much higher than the electron mobility of $MoS_2$ , which was assessed to be 400 cm<sup>2</sup> (V s)<sup>-1</sup> using the same method and measured experimentally. Contrary to the DPT's suggestion, the ZA acoustic mode was determined to be the most restrictive for the electron mobility, not the LA phonon. Ab initio quantum transport simulations were used to assess the performance of sub-10 nm DG ML tetrahex-GeC2 NMOS-FETs with $L_g$ values of 3 nm, 5 nm, 7 nm, and 9 nm. The UL effect was considered for the first two lengths. The study found that these NMOSFETs can meet the requirements of the ITRS for both HP and LP applications. Particularly for HP, the $I_{on}$ is comparable to those of Bi<sub>2</sub>O<sub>2</sub>Se and arsenene and better than that of $MoS_2$ . For LP, $I_{on}$ surpasses that of arsenene at $L_g$ values of 7 nm and 9 nm. The SS demonstrates excellent gate control capability, with values as low as 69/53 mV $dec^{-1}$ for HP/LP at $L_g$ values of 9 nm and 73 mV $dec^{-1}$ at the $L_g$ of 5 nm for LP. Delay times $\tau$ for all $L_{\rm g}$ are within ITRS limits and are comparable to other notable materials like InSe, arsenene, Bi2O2Se, and silicane. The power dissipation PDP at $L_g$ also remains below the upper limits of ITRS, and the performance for HP and LP applications is comparable with that of materials like Bi<sub>2</sub>O<sub>2</sub>Se, MoS<sub>2</sub>, arsenene, InSe, and GeSe. Overall, this study shows the promising potential of sub-10 nm DG ML tetrahex-GeC2 NMOS-FETs in both HP and LP applications. ## Data availability statements All data that support the findings of this study are included within the article (and in the ESI†). ## Conflicts of interest There are no conflicts to declare. ## Acknowledgements Calculations were carried out in the High-Performance Computing Laboratory of Changzhou University and at the Hefei Advanced Computing Center. Literature analysis is performed using the Stork software (https://www.storkapp.me). ## Notes and references - 1 S. Wang, X. Liu and P. Zhou, The Road for 2D Semiconductors in the Silicon Age, Adv. Mater., 2022, 34(48), 2106886, DOI: 10.1002/adma.202106886. - 2 Y. Liu, X. Duan, H.-J. Shin, S. Park, Y. Huang and X. Duan, Promises and prospects of two-dimensional transistors, *Nature*, 2021, 591(7848), 43-53, DOI: 10.1038/s41586-021-03339-z. - 3 S. B. Mitta, M. S. Choi, A. Nipane, F. Ali, C. Kim, J. T. Teherani, J. Hone and W. J. Yoo, Electrical characterization of 2D materials-based field-effect transistors, 2D Mater., 2021, 8(1), 012002, DOI: 10.1088/2053-1583/abc187. - 4 R. Quhe, L. Xu, S. Liu, C. Yang, Y. Wang, H. Li, J. Yang, Q. Li, B. Shi and Y. Li, et al., Sub-10 nm two-dimensional transistors: Theory and experiment, Phys. Rep., 2021, 938, 1-72, DOI: 10.1016/j.physrep.2021.07.006. - 5 D. W. Kim, S. Y. Min, Y. Lee and U. Jeong, Transparent Flexible Nanoline Field-Effect Transistor Array with High Integration in a Large Area, ACS Nano, 2020, 14(1), 907–918, DOI: 10.1021/acsnano.9b08199 From NLM PubMed-not-MEDLINE. - 6 A. Pramanik, S. Biswas, S. Pal and P. Sarkar, Charge transport and transfer phenomena involving conjugated acenes and heteroacenes, Bull. Mater. Sci., 2019, 42, 1-20. - 7 A. Pramanik, B. Mandal, S. Sarkar and P. Sarkar, Effect of edge states on the transport properties of pentacene-graphene nanojunctions, Chem. Phys. Lett., 2014, 597, 1-5. - 8 Y. Kimura, M. Niwano, N. Ikuma, K. Goushi and K. Itaya, Organic field effect transistor using pentacene single crystals grown by a liquid-phase crystallization process, Langmuir, 2009, 25(9), 4861-4863. - 9 M. Ahles, R. Schmechel and H. von Seggern, N-type organic field-effect transistor based on interface-doped pentacene, Appl. Phys. Lett., 2004, 85(19), 4499-4501. - 10 V. Y. Butko, X. Chi, D. V. Lang and A. P. Ramirez, Field-effect transistor on pentacene single crystal, Appl. Phys. Lett., 2003, 83(23), 4773-4775. - 11 P. Wang, S. Han and R. Quhe, Quantum transport simulation of the two-dimensional GaSb transistors, J. Semicond., 2021, 42(12), 122001, DOI: 10.1088/1674-4926/42/12/122001. - 12 C. Tantardini, A. G. Kvashnin, C. Gatti, B. I. Yakobson and X. Gonze, Computational Modeling of 2D Materials under High Pressure and Their Chemical Bonding: Silicene as Possible Field-Effect Transistor, ACS Nano, 2021, 15(4), 6861-6871, DOI: 10.1021/acsnano.0c10609. - 13 J. Chen, H. Pu, M. C. Hersam and P. Westerhoff, Molecular Engineering of 2D Nanomaterial Field-Effect Transistor Sensors: Fundamentals and Translation across the Innovation Spectrum, Adv. Mater., 2022, 34(3), e2106975, DOI: 10.1002/adma.202106975. - 14 C. Dai, Y. Liu and D. Wei, Two-Dimensional Field-Effect Transistor Sensors: The Road toward Commercialization, Chem. Rev., 2022, 122(11), 10319-10392, DOI: 10.1021/acs.chemrev.1c00924. - 15 J. Jiang, L. Xu, C. Qiu and L. M. Peng, Ballistic twodimensional InSe transistors, Nature, 2023, 616(7957), 470-475, DOI: 10.1038/s41586-023-05819-w. - 16 C. Tan, M. Yu, J. Tang, X. Gao, Y. Yin, Y. Zhang, J. Wang, X. Gao, C. Zhang and X. Zhou, et al., 2D fin field-effect transistors integrated with epitaxial high-k gate oxide, Nature, 2023, 616(7955), 66-72, DOI: 10.1038/s41586-023-05797-z. - 17 Y. Xu, J. Dai and X. C. Zeng, Al2C Monolayer Sheet and Nanoribbons with Unique Direction-Dependent Acoustic-Phonon-Limited Carrier Mobility and Carrier Polarity, J. Phys. Chem. Lett., 2016, 7(2), 302-307, DOI: 10.1021/ acs.jpclett.5b02695. - 18 G. Fiori, F. Bonaccorso, G. Iannaccone, T. Palacios, D. Neumaier, A. Seabaugh, S. K. Banerjee and L. Colombo, Electronics based on two-dimensional materials, Nat. Nanotechnol., 2014, 9(10), 768-779, DOI: 10.1038/nnano.2014.207. - 19 Y. Xiao, C. Xiong, M. M. Chen, S. Wang, L. Fu and X. Zhang, Structure modulation of two-dimensional transition metal chalcogenides: recent advances in methodology, mechanism and applications, Chem. Soc. Rev., 2023, 52(4), 1215-1272, DOI: 10.1039/d1cs01016f. - 20 L. Xie, M. Liao, S. Wang, H. Yu, L. Du, J. Tang, J. Zhao, J. Zhang, P. Chen and X. Lu, Graphene-contacted ultrashort channel monolayer MoS<sub>2</sub> transistors, Adv. Mater., 2017, **29**(37), 1702522. - 21 A. Nourbakhsh, A. Zubair, R. N. Sajjad, A. Tavakkoli KG, W. Chen, S. Fang, X. Ling, J. Kong, M. S. Dresselhaus and E. Kaxiras, MoS<sub>2</sub> field-effect transistor with sub-10 nm channel length, Nano Lett., 2016, 16(12), 7798-7806. - 22 K. Xu, D. Chen, F. Yang, Z. Wang, L. Yin, F. Wang, R. Cheng, K. Liu, J. Xiong and O. Liu, Sub-10 nm nanopattern architecture for 2D material field-effect transistors, Nano Lett., 2017, 17(2), 1065-1070. - 23 L. Wilson, International technology roadmap for semiconductors (ITRS), Semiconductor Industry Association, 2013, vol. - 24 Y. Xu, J. Dai and X. C. Zeng, Electron-Transport Properties of Few-Layer Black Phosphorus, J. Phys. Chem. Lett., 2015, 6(11), 1996–2002, DOI: 10.1021/acs.jpclett.5b00510. - 25 H. Liu, A. T. Neal, Z. Zhu, Z. Luo, X. Xu, D. Tománek and P. D. Ye, Phosphorene: an unexplored 2D semiconductor with a high hole mobility, ACS Nano, 2014, 8(4), 4033-4041. - 26 M. Batmunkh, M. Bat-Erdene and J. G. Shapter, Phosphorene and Phosphorene-Based Materials - Prospects for Future Applications, Adv. Mater., 2016, 28(39), 8586-8617. - 27 Y. Du, H. Liu, Y. Deng and P. D. Ye, Device perspective for black phosphorus field-effect transistors: contact resistance, ambipolar behavior, and scaling, ACS Nano, 2014, 8(10), 10035-10042. - 28 Y. Guo, F. Pan, G. Zhao, Y. Ren, B. Yao, H. Li and J. Lu, Sub-5 nm monolayer germanium selenide (GeSe) MOSFETs: towards a high performance and stable device, Nanoscale, 2020, 12(28), 15443-15452, DOI: 10.1039/d0nr02170a. - 29 Y. Ma, C. Shen, A. Zhang, L. Chen, Y. Liu, J. Chen, Q. Liu, Z. Li, M. R. Amer and T. Nilges, et al., Black Phosphorus Field-Effect Transistors with Work Function Tunable Contacts, ACS Nano, 2017, 11(7), 7126-7133, DOI: 10.1021/acsnano.7b02858. - 30 A. Pon, A. Bhattacharyya and R. Rathinam, Recent Developments in Black Phosphorous Transistors: A Review, - J. Electron. Mater., 2021, 50(11), 6020-6036, DOI: 10.1007/ s11664-021-09183-1. - 31 J. Zhang, L. Liu, Y. Yang, Q. Huang, D. Li and D. Zeng, A review on two-dimensional materials for chemiresistiveand FET-type gas sensors, Phys. Chem. Chem. Phys., 2021, 23(29), 15420-15439. - 32 H. Li, B. Shi, Y. Pan, J. Li, L. Xu, L. Xu, Z. Zhang, F. Pan and J. Lu, Sub-5 nm monolayer black phosphorene tunneling transistors, Nanotechnology, 2018, 29(48), 485202. - 33 Z. Chen, Gate-all-around nanosheet transistors go 2D, Nat. Electron., 2022, 5(12), 830-831. - 34 J. Na, M.-K. Joo, M. Shin, J. Huh, J.-S. Kim, M. Piao, J.-E. Jin, H.-K. Jang, H. J. Choi and J. H. Shim, Low-frequency noise in multilayer MoS 2 field-effect transistors: the effect of high-k passivation, *Nanoscale*, 2014, **6**(1), 433–441. - 35 S. Sharma, S. Das, R. Khosla, H. Shrimali and S. K. Sharma, Two-dimensional van der Waals hafnium disulfide and zirconium oxide-based micro-interdigitated electrodes transistors, IEEE Trans. Electron Devices, 2022, 70(4), 1520-1526. - 36 F. Xu, Z. Wu, G. Liu, F. Chen, J. Guo, H. Zhou, J. Huang, Z. Zhang, L. Fei and X. Liao, Few-layered MnAl<sub>2</sub>S<sub>4</sub> dielectrics for high-performance van der Waals stacked transistors, ACS Appl. Mater. Interfaces, 2022, 14(22), 25920-25927. - 37 J. Su, G. Chen, W. Wang, H. Shi, S. He, X. Lv, Y. Wang, M. Zhang, R. Wang and H.-X. Wang, Electrical characteristics of normally off hydrogen-terminated diamond field effect transistors with lanthanum oxide gate dielectric, Appl. Phys. Lett., 2022, 121(16), 162103. - 38 J. Ma, X. Chen, X. Wang, J. Bian, L. Tong, H. Chen, X. Guo, Y. Xia, X. Zhang and Z. Xu, Engineering top gate stack for wafer-scale integrated circuit fabrication based on twodimensional semiconductors, ACS Appl. Mater. Interfaces, 2022, 14(9), 11610-11618. - 39 P. Singh, S. Baek, H. H. Yoo, J. Niu, J.-H. Park and S. Lee, Two-dimensional CIPS-InSe van der Waals heterostructure ferroelectric field effect transistor for nonvolatile memory applications, ACS Nano, 2022, 16(4), 5418-5426. - 40 S. Moon, D. Lee, J. Park and J. Kim, 2D Amorphous GaOX Gate Dielectric for β-Ga<sub>2</sub>O<sub>3</sub> Field-Effect Transistors, ACS Appl. Mater. Interfaces, 2023, 15(31), 37687-37695. - 41 J. Jadwiszczak, J. Sherman, D. Lynall, Y. Liu, B. Penkov, E. Young, R. Keneipp, M. Drndić, J. C. Hone and K. L. Shepard, Mixed-dimensional 1D/2D van der Waals heterojunction diodes and transistors in the atomic limit, ACS Nano, 2022, 16(1), 1639-1648. - 42 J. Ma, X. Chen, Y. Sheng, L. Tong, X. Guo, M. Zhang, C. Luo, L. Zong, Y. Xia and C. Sheng, Top gate engineering of fieldeffect transistors based on wafer-scale two-dimensional semiconductors, J. Mater. Sci. Technol., 2022, 106, 243-248. - 43 K.-H. Kim, S. Oh, M. M. A. Fiagbenu, J. Zheng, P. Musavigharavi, P. Kumar, N. Trainor, A. Aljarb, Y. Wan and H. M. Kim, Scalable CMOS back-end-of-line-compatible AlScN/two-dimensional channel ferroelectric field-effect transistors, Nat. Nanotechnol., 2023, 1-7. - 44 J.-K. Huang, Y. Wan, J. Shi, J. Zhang, Z. Wang, W. Wang, N. Yang, Y. Liu, C.-H. Lin and X. Guan, High-κ perovskite **PCCP** membranes as insulators for two-dimensional transistors, - Nature, 2022, **605**(7909), 262–267. 45 Y. Xu. T. Liu. K. Liu. Y. Zhao. L. Liu. P. Li. A. Nie. L. Liu. I. Yu - 45 Y. Xu, T. Liu, K. Liu, Y. Zhao, L. Liu, P. Li, A. Nie, L. Liu, J. Yu and X. Feng, Scalable integration of hybrid high-κ dielectric materials on two-dimensional semiconductors, *Nat. Mater.*, 2023, 1–7. - 46 J. Chen, Z. Liu, X. Dong, Z. Gao, Y. Lin, Y. He, Y. Duan, T. Cheng, Z. Zhou and H. Fu, Vertically grown ultrathin Bi2SiO5 as high-к single-crystalline gate dielectric, *Nat. Commun.*, 2023, **14**(1), 4406. - 47 S. Banerjee, L. Cao, Y. S. Ang, L. K. Ang and P. Zhang, Reducing Contact Resistance in Two-Dimensional-Material-Based Electrical Contacts by Roughness Engineering, *Phys. Rev. Appl.*, 2020, 13(6), 064021, DOI: 10.1103/PhysRevApplied.13.064021. - 48 W. Park, Y. Kim, L. Sang Kyung, U. Jung, Y. Jin Ho, C. Cho, K. Yun Ji, L. Sung Kwan, H. In Seol, H. B. R. Lee, et al., Contact resistance reduction using Fermi level de-pinning layer for MoS<sub>2</sub> FETs, 2014 IEEE International Electron Devices Meeting, 15–17 December 2014, 2014, pp. 5.1.1–5.1.4, DOI: 10.1109/IEDM.2014.7046986. - 49 S. Lin, Y. Guo, M. Xu, J. Zhao, Y. Liang, X. Yuan, Y. Zhang, F. Wang, J. Hao and Y. Li, AB 2 N monolayer: a direct band gap semiconductor with high and highly anisotropic carrier mobility, *Nanoscale*, 2022, 14(3), 930–938. - 50 W. Shangguan, C. Yan, W. Li, C. Long, L. Liu, C. Qi, Q. Li, Y. Zhou, Y. Guan and L. Gao, Two-dimensional semiconductor materials with high stability and electron mobility in group-11 chalcogenide compounds: MNX (M = Cu, Ag, Au; N = Cu, Ag, Au; X = S, Se, Te; M ≠ N), *Nanoscale*, 2022, 14(11), 4271–4280. - 51 Y. Guo, Q. Wu, Y. Li, N. Lu, K. Mao, Y. Bai, J. Zhao, J. Wang and X. C. Zeng, Copper (i) sulfide: a two-dimensional semiconductor with superior oxidation resistance and high carrier mobility, *Nanoscale Horiz.*, 2019, 4(1), 223–230. - 52 R. Quhe, J. Liu, J. Wu, J. Yang, Y. Wang, Q. Li, T. Li, Y. Guo, J. Yang and H. Peng, High-performance sub-10 nm monolayer Bi<sub>2</sub>O<sub>2</sub>Se transistors, *Nanoscale*, 2019, 11(2), 532–540. - 53 W. Zhang, C. Chai, Q. Fan, M. Sun, Y. Song, Y. Yang and U. Schwingenschlögl, Two-Dimensional Tetrahex-GeC2: A Material with Tunable Electronic and Optical Properties Combined with Ultrahigh Carrier Mobility, ACS Appl. Mater. Interfaces, 2021, 13(12), 14489–14496, DOI: 10.1021/ acsami.0c23017. - 54 W. Zhang, C. Chai, Q. Fan, M. Sun, Y. Song, Y. Yang and U. Schwingenschlögl, Two-Dimensional Tetrahex-GeC2: A Material with Tunable Electronic and Optical Properties Combined with Ultrahigh Carrier Mobility, J. Phys. Chem. Lett., 2021, 13(12), 14489–14496, DOI: 10.1021/acsami.0c23017. - 55 L. Cheng, C. Zhang and Y. Liu, The Optimal Electronic Structure for High-Mobility 2D Semiconductors: Exceptionally High Hole Mobility in 2D Antimony, *J. Am. Chem. Soc.*, 2019, 141(41), 16296–16302, DOI: 10.1021/jacs.9b05923. - 56 L. Cheng, C. Zhang and Y. Liu, Why Two-Dimensional Semiconductors Generally Have Low Electron Mobility, Phys. Rev. Lett., 2020, 125(17), 177701, DOI: 10.1103/ PhysRevLett.125.177701. - 57 H. Lang, S. Zhang and Z. Liu, Mobility anisotropy of twodimensional semiconductors, *Phys. Rev. B*, 2016, 94(23), 235306, DOI: 10.1103/PhysRevB.94.235306. - 58 T. Gunst, T. Markussen, K. Stokbro and M. Brandbyge, First-principles method for electron-phonon coupling and electron mobility: Applications to two-dimensional materials, *Phys. Rev. B*, 2016, 93(3), 035414, DOI: 10.1103/PhysRevB.93.035414. - 59 M. V. Fischetti and S. E. Laux, Band structure, deformation potentials, and carrier mobility in strained Si, Ge, and SiGe alloys, *J. Appl. Phys.*, 1996, **80**(4), 2234–2252. - 60 S. D. Sarma, S. Adam, E. H. Hwang and E. Rossi, Electronic transport in two-dimensional graphene, *Rev. Mod. Phys.*, 2011, 83(2), 407. - 61 T. Kawamura and S. D. Sarma, Phonon-scattering-limited electron mobilities in Al x Ga 1 x As/GaAs heterojunctions, *Phys. Rev. B: Condens. Matter Mater. Phys.*, 1992, **45**(7), 3612. - 62 T. Sohier, M. Calandra, C.-H. Park, N. Bonini, N. Marzari and F. Mauri, Phonon-limited resistivity of graphene by first-principles calculations: Electron-phonon interactions, strain-induced gauge field, and Boltzmann equation, *Phys. Rev. B: Condens. Matter Mater. Phys.*, 2014, **90**(12), 125414. - 63 G. D. Mahan, *Many-particle physics*, Springer Science & Business Media, 2000. - 64 S. Smidstrup, T. Markussen, P. Vancraeyveld, J. Wellendorff, J. Schneider, T. Gunst, B. Verstichel, D. Stradi, P. A. Khomyakov and U. G. Vej-Hansen, QuantumATK: An integrated platform of electronic and atomic-scale modelling tools, J. Phys.: Condens. Matter, 2019, 32(1), 015901. - 65 F. Tran and P. Blaha, Accurate Band Gaps of Semiconductors and Insulators with a Semilocal Exchange-Correlation Potential, *Phys. Rev. Lett.*, 2009, 102(22), 226401, DOI: 10.1103/PhysRevLett.102.226401. - 66 M. J. van Setten, M. Giantomassi, E. Bousquet, M. J. Verstraete, D. R. Hamann, X. Gonze and G. M. Rignanese, The PseudoDojo: Training and grading a 85 element optimized norm-conserving pseudopotential table, *Comput. Phys. Commun.*, 2018, 226, 39–54, DOI: 10.1016/j.cpc.2018.01.012. - 67 R. Quhe, Q. Li, Q. Zhang, Y. Wang, H. Zhang, J. Li, X. Zhang, D. Chen, K. Liu and Y. Ye, et al., Simulations of Quantum Transport in Sub-5-nm Monolayer Phosphorene Transistors, *Phys. Rev. Appl.*, 2018, 10(2), 024022, DOI: 10.1103/PhysRevApplied.10.024022. - 68 K. T. Lam, Z. Dong and J. Guo, Performance Limits Projection of Black Phosphorous Field-Effect Transistors, *IEEE Electron Device Lett.*, 2014, 35(9), 963–965, DOI: 10.1109/LED.2014.2333368. - 69 L. Liu, Y. Lu and J. Guo, On Monolayer MoS<sub>2</sub> Field-Effect Transistors at the Scaling Limit, *IEEE Trans. Electron Devices*, 2013, **60**(12), 4133–4139, DOI: **10.1109/TED.2013.2284591**. - 70 S. Datta, *Electronic transport in mesoscopic systems*, Cambridge University Press, 1997. - 71 P. Sang, Q. Wang, W. Wei, F. Wang, Y. Li and J. Chen, Semiconducting Silicene: A Two-Dimensional Silicon Allotrope with Hybrid Honeycomb-Kagome Lattice, ACS Mater. Lett., 2021, 3(8), 1181–1188, DOI: 10.1021/ acsmaterialslett.1c00259. - 72 Q. Li, S. Fang, S. Liu, L. Xu, L. Xu, C. Yang, J. Yang, B. Shi, J. Ma and J. Yang, et al., Performance Limit of Ultrathin GaAs Transistors, ACS Appl. Mater. Interfaces, 2022, 14(20), 23597-23609, DOI: 10.1021/acsami.2c01134. - 73 R. Quhe, J. Liu, J. Wu, J. Yang, Y. Wang, Q. Li, T. Li, Y. Guo, J. Yang and H. Peng, et al., High-performance sub-10 nm monolayer Bi2O2Se transistors, Nanoscale, 2019, 11(2), 532-540, DOI: 10.1039/c8nr08852g. - 74 Y. Wang, R. Fei, R. Quhe, J. Li, H. Zhang, X. Zhang, B. Shi, L. Xiao, Z. Song and J. Yang, et al., Many-Body Effect and Device Performance Limit of Monolayer InSe, ACS Appl. Mater. Interfaces, 2018, 10(27), 23344-23352, DOI: 10.1021/ acsami.8b06427. - 75 Y. Wang, P. Huang, M. Ye, R. Quhe, Y. Pan, H. Zhang, H. Zhong, J. Shi and J. Lu, Many-body Effect, Carrier Mobility, and Device Performance of Hexagonal Arsenene and Antimonene, Chem. Mater., 2017, 29(5), 2191-2201, DOI: 10.1021/acs.chemmater.6b04909. - 76 X. Sun, Z. Song, S. Liu, Y. Wang, Y. Li, W. Wang and J. Lu, Sub-5 nm Monolayer Arsenene and Antimonene Transistors, ACS Appl. Mater. Interfaces, 2018, 10(26), 22363-22371, DOI: 10.1021/acsami.8b03840. - 77 Y. Pan, J. Dai, L. Xu, J. Yang, X. Zhang, J. Yan, J. Li, B. Shi, S. Liu and H. Hu, et al., Sub-5-nm Monolayer Silicane Transistor: A First-Principles Quantum Transport Simulation, Phys. Rev. Appl., 2020, 14(2), 024016, DOI: 10.1103/ PhysRevApplied.14.024016. - 78 F.-L. Yang, D.-H. Lee, H.-Y. Chen, C.-Y. Chang, S.-D. Liu, C.-C. Huang, T.-X. Chung, H.-W. Chen, C.-C. Huang and Y.-H. Liu, 5nm-gate nanowire FinFET, Digest of Technical Papers. 2004 Symposium on VLSI Technology, 2004, 2004, IEEE, pp. 196-197. - 79 B. Yu, L. Chang, S. Ahmed, H. Wang, S. Bell, C.-Y. Yang, C. Tabery, C. Ho, Q. Xiang and T.-J. King, FinFET scaling to - 10 nm gate length, Digest. International Electron Devices Meeting, IEEE, 2002, pp. 251-254. - 80 H. Lee, L.-E. Yu, S.-W. Ryu, J.-W. Han, K. Jeon, D.-Y. Jang, K.-H. Kim, J. Lee, J.-H. Kim and S. Jeon, Sub-5nm all-around gate FinFET for ultimate scaling, 2006 Symposium on VLSI Technology, 2006. Digest of Technical Papers, IEEE, 2006, pp. 58-59. - 81 B. Doris, M. Ieong, T. Zhu, Y. Zhang, M. Steen, W. Natzle, S. Callegari, V. Narayanan, J. Cai and S. Ku, Device design considerations for ultra-thin SOI MOSFETs, IEEE International Electron Devices Meeting 2003, IEEE, 2003, pp. 27.23.21-27.23.24. - 82 A. D. Franklin, M. Luisier, S.-J. Han, G. Tulevski, C. M. Breslin, L. Gignac, M. S. Lundstrom and W. Haensch, Sub-10 nm carbon nanotube transistor, Nano Lett., 2012, 12(2), 758-762. - 83 C. Qiu, Z. Zhang, M. Xiao, Y. Yang, D. Zhong and L.-M. Peng, Scaling carbon nanotube complementary transistors to 5-nm gate lengths, Science, 2017, 355(6322), 271-276. - 84 S. Wang, J. Wang, T. Zhi, J. Xue, D. Chen, L. Wang and R. Zhang, Cold source field-effect transistors: Breaking the 60-mV/decade switching limit at room temperature, Phys. Rep., 2023, 1013, 1-33, DOI: 10.1016/j.physrep.2023.03.001. - 85 J. Knoch, S. Mantl and J. Appenzeller, Impact of the dimensionality on the performance of tunneling FETs: Bulk versus one-dimensional devices, Solid-State Electron., 2007, 51(4), 572-578, DOI: 10.1016/j.sse.2007.02.001. - 86 F. Schwierz, J. Pezoldt and R. Granzner, Two-dimensional materials and their prospects in transistor electronics, Nanoscale, 2015, 7(18), 8261-8283, DOI: 10.1039/C5NR01052G. - 87 H. Zhang, B. Shi, L. Xu, J. Yan, W. Zhao, Z. Zhang, Z. Zhang and J. Lu, Sub-5 nm Monolayer MoS2 Transistors toward Low-Power Devices, ACS Appl. Electron. Mater., 2021, 3(4), 1560-1571, DOI: 10.1021/acsaelm.0c00840.