

# Nanoscale Advances

[rsc.li/nanoscale-advances](https://rsc.li/nanoscale-advances)



ISSN 2516-0230

**PAPER**

Younghyun Kim *et al.*

Demonstration of programmable light intensity of a micro-LED with a Hf-based ferroelectric ITZO TFT for Mura-free displays



Cite this: *Nanoscale Adv.*, 2023, **5**, 1316

## Demonstration of programmable light intensity of a micro-LED with a Hf-based ferroelectric ITZO TFT for Mura-free displays

Taewon Jin, <sup>a</sup> Sanghyeon Kim, <sup>b</sup> Jae-Hoon Han, <sup>c</sup> Dae-Hwan Ahn, <sup>c</sup> Seong Ui An, <sup>a</sup> Tae Hyeon Noh, <sup>a</sup> Xinkai Sun, <sup>a</sup> Cheol Jun Kim, <sup>d</sup> Juhyuk Park <sup>b</sup> and Younghyun Kim <sup>a\*</sup>

We demonstrate the programmable light intensity of a micro-LED by compensating threshold voltage variability of thin-film transistors (TFTs) by introducing a non-volatile programmable ferroelectric material,  $\text{HfZrO}_2$  (HZO) into the gate stack of the TFT. We fabricated an amorphous ITZO TFT, ferroelectric TFTs (FeTFTs), and micro-LEDs and verified the feasibility of our proposed current-driving active matrix circuit. Importantly, we successfully present the programmed multi-level lighting of the micro-LED, utilizing partial polarization switching in the a-ITZO FeTFT. We expect that this approach will be highly promising for the next-generation display technology, replacing complicated threshold voltage compensation circuits with a simple a-ITZO FeTFT.

Received 17th October 2022

Accepted 6th December 2022

DOI: 10.1039/d2na00713d

[rsc.li/nanoscale-advances](http://rsc.li/nanoscale-advances)

## Introduction

Mini- and micro-LED displays have attracted strong attention due to their potential to provide low power consumption, high brightness, high contrast, *etc.*<sup>1,2</sup> Some products have already been commercialized, but there are still lots of technical issues to be solved to utilize their full potential. Specifically, for implementing the display's active matrix current-driving pixels, it is important to fabricate uniform and stable thin-film transistors (TFTs). The conventional amorphous silicon (a-Si) TFTs show uniform electrical characteristics but have low electron mobility and unstable operation.<sup>3</sup> The low-temperature polycrystalline silicon (LTPS) TFTs have high electron mobility and stability, but the uniformity in the fabrication process is not sufficient due to grain boundary problems arising from the crystallization process,<sup>4</sup> whereas amorphous oxide semiconductor (AOS) TFTs exhibit stable operation, high mobility, and low leakage current even when fabricated at room temperature.<sup>5-9</sup> Although AOS TFTs show relatively more stable operation than a-Si and LTPS TFTs, the  $V_{th}$  variation issue still needs to be addressed, resulting in an uneven brightness

distribution on the display panel, called the Mura phenomenon. Indeed, a micro-LED display also suffers from the not sufficient uniformity of the pixel itself because the epitaxial growth of the LED layer has been devoted to providing a good figure-of-merit (FoM) for general light applications, but the FoM criteria for the display has turned out to be much severe and tight, especially in terms of the uniformity. Therefore, very sophisticated uniformity compensation in driving circuits has become more important. To reduce the  $V_{th}$  variation, additional compensation circuits are generally used. However, it requires additional elements and access to the driver TFT within the pixel cell, which leads to a complicated and big pixel cell size.<sup>10-17</sup>

On the other hand, it was reported that a ferroelectric field effect transistor (FeFET) enables the  $V_{th}$  control and memorize the changed states of a transfer curve, which is a reconfigurable and non-volatile memory behavior.<sup>18</sup> In 2011, ferroelectricity in hafnium oxide thin films was first reported. Unlike conventional ferroelectric perovskites such as PZT, BTO, and SBT,<sup>19</sup>  $\text{HfO}_2$ -based ferroelectrics, which can be formed by atomic layer deposition (ALD)<sup>20</sup> and chemical vapor deposition (CVD),<sup>21</sup> are highly compatible with Si complementary metal oxide semiconductor (CMOS) technology.<sup>22</sup> Since then, many materials such as Zr, Y, Al, Gd, Sr, and La have been studied as dopants,<sup>23-25</sup> and it is well-known that Zr with a structure similar to that of Hf can provide a wider composition window where ferroelectricity is obtained in the  $\text{HfO}_2$ -based oxide. In addition, the Zr-doped  $\text{HfO}_2$ -based ferroelectric material,  $\text{HfZrO}_2$  (HZO) shows a long retention time, low power consumption, and fast switching response.<sup>26</sup> Because of these advantages in programming the polarization of ferroelectric  $\text{HfZrO}_2$ , many

<sup>a</sup>Department of Photonics and Nanoelectronics, BK 21 FOUR ERICA-ACE Center, Hanyang University, Ansan 15588, Korea. E-mail: [younghyunkim@hanyang.ac.kr](mailto:younghyunkim@hanyang.ac.kr)

<sup>b</sup>School of Electrical Engineering, Korea Advanced Institute of Science and Technology (KAIST), Daejeon 34141, Korea

<sup>c</sup>Center for Opto-Electronic Materials and Devices, Korea Institute of Science and Technology (KIST), Seoul 02792, Korea

<sup>d</sup>Department of Applied Physics, Center for Bionano Intelligence Education and Research, Hanyang University, Ansan 15588, Korea

\* Both authors equally contributed to this work.





Fig. 1 Schematic operation principles of the  $V_{th}$  compensation using a FeTFT.

studies have been conducted on multi-level FeFETs for artificial neural networks and non-volatile memory applications in Si CMOS technology.<sup>27–31</sup>

On top of that, David Lehninger *et al.* studied ferroelectric thin-film transistors (FeTFTs) for potential  $V_{th}$  compensation in display applications.<sup>32</sup> However, feasible implementation with display pixels or circuits has not been explored, although it is very timely and important. Fig. 1 shows the multi-level operation principles of FeTFTs for the  $V_{th}$  compensation. The  $\text{HfO}_2$ -based ferroelectric materials are mostly polycrystals and have a very large number of spontaneously polarized grains below the Curie temperature. Each grain contains several domains and thus has a different coercive field.<sup>33–35</sup> That is, the number of polarization domains determining the  $V_{th}$  of the TFT channel can be controlled by adjusting the amplitude, width, and the number of applied pulse voltages as depicted in Fig. 1. In this work, we demonstrate the programmable light intensity of a micro-LED by using an active matrix current-driving display pixel that compensates for such variabilities using partial polarization switching and non-volatile behavior in a  $\text{HfO}_2$ -based FeTFT, as shown in Fig. 2. For the first time, we experimentally show multi-level light output power operations of micro-LEDs, driven by the fabricated amorphous In-Sn-Zn-O (a-ITZO) FeTFT with a programmable ferroelectric HZO gate stack.



Fig. 2 (a) Conventional and (b) proposed current driving active-matrix circuits for displays.



Fig. 3 Schematic device structure and process flow of a HZO ferroelectric TFT.

## Device fabrication

We fabricated Al/a-ITZO/ $\text{Al}_2\text{O}_3$ /HZO/Cr FeTFTs for the driving FeTFT and Al/ $\text{Al}_2\text{O}_3$ /HZO/Cr ferroelectric capacitors for the ferroelectricity study, simultaneously. Fig. 3 shows the fabrication process flow of a-ITZO FeFETs and ferroelectric capacitors. First, a Cr (50 nm)/glass substrate was wet cleaned, followed by bottom Cr gate electrode formation. Then, nano-laminated  $\text{Al}_2\text{O}_3$  (1 nm)/HZO (10 nm) was deposited by ALD<sup>36,37</sup> and patterned by photolithography. The  $\text{Al}_2\text{O}_3$  capping layer was added to prevent inter-diffusion between the HZO and a-ITZO,<sup>32</sup> pursuing a high-quality MOS interface, predominantly to affect the endurance characteristics of the FeFETs. Furthermore, this would be helpful to form a non-centrosymmetric o-phase in HZO<sup>38,39</sup> and to achieve a large coercive field or memory window.<sup>40</sup> The sample was annealed at 500 °C for 10 s by rapid thermal annealing to enhance ferroelectricity in HZO,<sup>41</sup> after gate *via* patterning. The annealing temperature of 500 °C is higher than the thermal budget of ~400 °C for conventional TFT technology. Recent studies show that such low-temperature processes for deposition and annealing below 400 °C are sufficient to crystallize HZO films.<sup>42–44</sup> Therefore, it will be compatible with TFT technologies. An a-ITZO (7 nm) channel layer was deposited by using an RF sputter and patterned in the same way. Finally, source and drain electrodes with Al (50 nm) were constructed by using a thermal evaporator. We also fabricated a-ITZO FETs as a switching FET. Most of the processes are the same, but a 10-nm-thick  $\text{Al}_2\text{O}_3$  layer was deposited by ALD instead of  $\text{Al}_2\text{O}_3$  (1 nm)/HZO (10 nm) in the FeFET fabrication process.

To confirm the fabricated devices, transmission electron microscopy (TEM), scanning transmission electron microscopy (STEM), and energy-dispersive X-ray spectroscopy (EDS) images were obtained by using a Tecnai F20 G2 and Titan<sup>TM</sup> 80-300 as shown in Fig. 4. We confirmed the channel and source/drain regions of the FeTFT structure as shown in Fig. 4(a). To verify the crystal quality of HZO and ITZO, high-resolution TEM and STEM were also obtained as shown in Fig. 4(b) and (c). There is no significant interfacial layer between a-ITZO and  $\text{Al}_2\text{O}_3$ /polycrystallized HZO in the figures unlike the HZO/Si interface.<sup>37</sup> This will lead to some advantages compared to a Si FeFET as will be discussed later. Significantly, a nano-laminated HZO structure was also observed in the STEM image. The separated layer structure of the a-ITZO/ $\text{Al}_2\text{O}_3$ /HZO/Cr/glass substrate FeTFT was shown in the EDS analysis. Sn and Zn have relatively large noise due to the artificial signal of Pt and Ga injected by the focused



Fig. 4 (a) TEM image of S/D and channel regions. (b) TEM, (c) STEM, and (d) EDS images of an a-ITGO/Al<sub>2</sub>O<sub>3</sub>/HZO/Cr FeFET.



Fig. 5 XRD pattern of the HZO film with RTA and without RTA.

ion beam process for TEM sampling. To confirm the presence of a non-centrosymmetric orthorhombic phase, X-ray diffraction (XRD) was performed by using a RIGAKU D/MAX2200. As shown in Fig. 5, with RTA, the intensity of the orthorhombic/tetragonal/cubic manifold phase peak (o/t/c) ( $2\theta \approx 30.5$  degrees) increased significantly, but the intensity of the monoclinic phase (m) ( $2\theta \approx 28.5$  degrees) hardly increased. The XRD data could be used to confirm that a stabilized o-phase existed.

## Measurement results & discussion

### A Switching thin-film transistor using Al<sub>2</sub>O<sub>3</sub> and a-ITZO

First, to investigate the transport characteristics of a-ITZO TFTs, we measured the electrical properties of the fabricated a-ITZO TFTs. Fig. 6(a) and (b) show the drain current–gate voltage ( $I_D$ – $V_G$ ), and the drain current–drain voltage ( $I_D$ – $V_D$ ) characteristics of the fabricated a-ITZO TFTs. The electrical performance measurements were carried out with a parameter analyzer (Agilent 4155C). The  $I_D$ – $V_G$  characteristics of a-ITZO TFT are shown in Fig. 6(a). The  $V_D$  is fixed at 1 V, and 0.05 V respectively,



Fig. 6 (a)  $I_D$ – $V_G$  and (b)  $I_D$ – $V_D$  characteristics of the Al<sub>2</sub>O<sub>3</sub> TFT.

while the  $V_G$  is swept from -2 V to 4.5 V and then back to -2 V. As presented in Fig. 6(a), the  $I_D$ – $V_G$  shows a very good transfer curve. The curves show a negligible hysteresis, meaning no such trap states were present. The a-ITZO TFT also shows excellent electrical performances like low leakage current ( $<10^{15}$  A  $\mu\text{m}^{-1}$ ), a large current on-off ratio ( $\approx 10^9$ ), and saturated field-effect mobility ( $\approx 5.30$  cm $^2$  V $^{-1}$  s $^{-1}$ ) with an insulator capacitance of 480 nF cm $^{-2}$  and steep subthreshold swing (72 mV dec $^{-1}$ ). Therefore, the a-ITZO TFT can be used for a stable switching device in the proposed circuit. The  $I_D$ – $V_D$  characteristics of the a-ITZO TFT were also measured as shown in Fig. 6(b). The  $V_G$  is biased from 0 V to 4 V and increases by 1 V per step. It also shows good current saturation under high  $V_D$  conditions with remarkable transconductance behaviors.

### B Driving a ferroelectric thin-film transistor using ferroelectric HZO and a-ITZO

To evaluate the memory characterization of the device, we examined the ferroelectric characteristics of the metal–ferroelectric–metal (MFM) capacitors and the FeFETs. Fig. 7(a) shows the polarization–voltage ( $P$ – $V$ ) and current–voltage ( $I$ – $V$ ) curves of the Al/Al<sub>2</sub>O<sub>3</sub>/HZO/Cr MFM capacitor. The ferroelectricity of the capacitor was characterized with a FE analyzer (Precision LC II) using a triangular waveform at a frequency of 1 kHz. The  $V_G$





Fig. 7 (a) Polarization–voltage ( $P$ – $V$ ) hysteresis and current–voltage ( $I$ – $V$ ) curves of the Cr/HZO/Al<sub>2</sub>O<sub>3</sub>/Al MFIM capacitor and (b)  $I_D$ – $V_G$  characteristics of the a-ITZO FeTFT.

was swept from  $-5$  V to  $5$  V and then back to  $-5$  V. The polarization–voltage curve of the stack shows counterclockwise hysteresis during the sweep, indicating the ferroelectricity of HZO. The remanent polarization,  $P_r$  is about  $6.5 \mu\text{C cm}^{-2}$  with a  $5$  V sweep. The positive coercive field of the stack,  $+E_c$  is about  $1.0 \text{ MV cm}^{-1}$ , and the negative coercive field of the stack,  $-E_c$  is about  $-3.6 \text{ MV cm}^{-1}$ . The asymmetry of the coercive field is caused by the non-symmetric metal–ferroelectric–insulator–metal (MFIM) stack<sup>45</sup> and the different work functions.<sup>46</sup> A relatively low  $P_r$ , compared to that in the previous report<sup>32</sup> was observed. It has been caused by the post-deposition annealing of HZO without a top metal layer, contributing to low mechanical stress in the HZO film and so low generation of o-phase in the film;<sup>47</sup> therefore, further improvements are still possible after the development of the post-metallization annealing process with ITZO and HZO. We fabricated a FeTFT with the same gate stack based on these ferroelectric characteristics. Fig. 7(b) shows the  $I_D$ – $V_G$  characteristics of the fabricated a-ITZO FeTFT. The  $V_D$  is fixed at  $1$  V, while the  $V_G$  is swept from  $-2.5$  V to  $6$  V and then back to  $-2.5$  V.

The round-trip  $I_D$ – $V_G$  curve shows a large counterclockwise hysteresis curve. Hysteresis can be caused by charge trapping, which is normally clockwise for an n-channel FET. However, our fabricated n-type a-ITZO FeTFT in Fig. 7(b) shows

a counterclockwise, which clearly indicates a ferroelectricity-induced hysteresis curve. The memory window (MW) can be extracted according to the following expression:

$$\text{MW} = 2 \cdot \alpha \cdot E_c \cdot t_F \quad (1)$$

where  $E_c$  is the coercive field ( $\sim 2.3 \text{ MV cm}^{-1}$ ),  $t_F$  is the thickness of the ferroelectric layer ( $10 \text{ nm}$ ), and  $\alpha$  is a parameter that has a weak dependence on the polarization  $P$  and the dielectric constant of the ferroelectric  $\epsilon_F$ ,<sup>40</sup> which is generally lower than  $1$ .<sup>48</sup> The MW of the stack is estimated to be approximately  $3$  to  $4$  V using eqn (1), which is close to the experimental value.

We examined the programming and erasing operation of the fabricated a-ITZO FeTFT. The measurement setup of the block diagram to evaluate the programmability of the fabricated a-ITZO FeTFT is illustrated in Fig. 8(a). Fig. 8(b) shows a schematic device cross-section of erased (channel not formed,  $V_{\text{readout}} = 0$  V) and programmed (channel formed,  $V_{\text{readout}} > 0$  V) states. The  $V_D$  was set to be  $120$  mV, to avoid the stress applied to the device as much as possible, and the resistance of the oscilloscope was  $1 \text{ M}\Omega$ . Here, the readout voltage is the voltage between the source electrode of the FeFET and the oscilloscope. Since the negative coercive field is larger than the positive coercive field, the erase pulse width is larger than the program pulse width. As shown in Fig. 8(c), after applying the erase pulse ( $-5$  V,  $1.5$  s) to the bottom gate electrode, the readout voltage was  $0$  V corresponding to the erased state, and after applying the programmed pulse ( $5$  V,  $1$  s), the readout voltage was up to  $100$  mV corresponding to a programmed state. According to the report by Lehninger *et al.*,<sup>32</sup> the negative pulse or electric field is not efficiently applied to the HZO in the gate stack without an additional top or back gate. Like the a-IGZO TFT in the reference, it is also difficult to obtain inversion of the a-ITZO TFT. Nevertheless, we observed the erasing operation in the a-ITZO FeTFT. It would be caused by charge trapping assisted polarization switching. As previously reported by Kuk *et al.*,<sup>37,49</sup> the nFeFET can operate by only electron trapping/de-trapping without holes, which would be like this a-ITZO FeTFT case.

In addition, the remnant polarization value of the MFIM stack is relatively small ( $P_r = 6.5 \mu\text{C cm}^{-2}$ ). As a result, the required electric field for polarization switching will be lower than that for a larger  $P_r$  case. Therefore, it would attribute the erasing ability despite the lack of holes in a-ITZO. We also measured the readout voltage with various pulse widths from  $0$  to  $20$  ms for multi-level operation as shown in Fig. 8(d). As the pulse width increases, the readout voltage gradually increases because partial switching of the ferroelectric domain moderately shifts the threshold voltage of a-ITZO FeTFTs. Therefore, the fabricated a-ITZO FeTFT can demonstrate clearly separated multi-level readout voltages using partially switched states in the ferroelectric HZO films. These results strongly show that the fabricated FeTFT is programmable and erasable. Although the retention property shows degradation as the time increases from  $10$  s at this moment, our devices showed immediate read-after-program from  $10^{-3}$  s, which is typically very difficult to achieve in Si channel FeFETs due to the charge trapping associated with the interfacial layer between HZO and the





Fig. 8 (a) Block diagram of the measurement setup. (b) Schematic diagram when the channel is not formed or formed. (c) Input and readout voltage vs. time. (d) Retention properties with various pulse times.

channel.<sup>37,49</sup> Retention characteristics can be further improved by optimizing the ferroelectric gate stack of metal/HZO/a-ITZO.

### C Programmed multi-level operation of a micro-LED by using a FeTFT

In this section, we demonstrate programmable multi-level lighting for light power compensation to ultimately avoid the

Mura effect, based on the multi-level operation of FeTFTs. For the light source, we fabricated AlGaInP/GaInP red micro-LEDs, a highly promising device for next-generation display technology. The details on the micro-LED are found in ref. 50. Fig. 9(a) shows the electrical characteristics of a micro-LED with dimensions of  $20 \times 20 \mu\text{m}^2$ . Also, the inset of Fig. 9(a) shows the schematic cross-sectional device of the red LED. The rectifying characteristics were shown, indicating a well-formed pn-junction diode. The leakage current is well suppressed to be lower than  $10^{-11} \text{ A cm}^{-2}$  due to a well-controlled sidewall surface and subsequent sidewall passivation.<sup>50</sup> Fig. 9(b) shows the light output power as a function of injected current with a linear scale and the log scale of it is shown in the inset, including the top view of the fabricated LED. As the injected current density increases, the light output power increases and becomes saturated similar to that of the conventional LEDs. The light output power region in the log scale graph in the inset is the low current density region, corresponding to the programmed multi-level lighting demonstration later.

Fig. 10(a) illustrates the measurement setup of the multi-level operation of the micro-LED, programmed by using the FeTFT. The programming pulses (6 V, 350 to 500 ms) were applied to the gate electrode of the FeTFT, to light up the micro-



Fig. 9 (a) Current density–voltage characteristics and (b) light output power–current density characteristics of AlGaInP/GaInP MQW LEDs with various device sizes.



Fig. 10 (a) Block diagram of the measurement setup, (b) light output power of an AlGaN<sub>x</sub>P micro-LED with four programmed multi-levels vs. retention time, and (c) its top-view images pictured by using a CCD camera during lighting.

LED, a  $V_{DS}$  of 2 V was applied, and the source electrode was electrically connected to the anode of the micro-LED. On increasing the pulse width, the light output power also increases as shown in Fig. 10(b). The four multi-level lightings were successfully programmed by using the fabricated FeTFT, indicating that light output power can be adjusted by using the  $V_{th}$  compensation at the device level using the partial polarization behavior in the a-ITZO FeTFT. The four lighting levels are retained for more than 100 s as clear as the four levels are distinguishable. The programming time is relatively long regarding a frame rate. Also, the retention property would not last long enough because the fabricated FeTFT has not been optimized yet. However, recent studies show a very fast program time of fewer than 1  $\mu$ s, and a retention time of close to  $10^4$  s.<sup>51</sup> Therefore, achieving a much faster program time than a frame

rate will be possible, by maintaining a certain light intensity. The  $V_{th}$  shift could have occurred due to the multiple program/erase cycles. On top of that, Fei Mo *et al.*, reported the reliability characteristics of a similar device with HZO and an oxide semiconductor. Their endurance result shows a slight  $P_r$  reduction due to the stress of multiple program/erase cycles, but up to  $10^8$  cycles of program/erase is achieved. Therefore, the  $V_{th}$  shift would be suppressed with further optimization. On the other hand, the  $V_{th}$  shift due to the stress would possibly be compensated by the programmability of the FeTFT. This is indeed an interesting advantage of this approach. Fig. 10(c) shows the top-view images of the programmed lighting micro-LEDs, which visualize distinguishable light emissions by changing the program pulse width and its retention.

## Conclusions

In conclusion, we demonstrate the programmable light intensity of a micro-LED by using a FeTFT for Mura-free displays. We fabricated a-ITZO TFTs, FeTFTs, and micro-LEDs, showing superior device performances. Notably, we experimentally present the multi-level light output power of the micro-LED, electrically connected, and programmed by using partial polarization switching in the a-ITZO FeTFT. We expect that this approach will be highly promising for the next display technology, replacing complicated  $V_{th}$  compensation circuits with a FeTFT.

## Author contributions

TJ, XS, TN, CK, JP, SK, and YK were involved in the experiments. TJ, SA, TN, DA, JP, JH, SK, and YK participated in analysis and discussions. DA and JH contributed to the preparation of ferroelectric HZO samples and their analysis. TJ, SA, DA, JH, SK, and YK drafted the manuscript. All authors read and approved the final manuscript.

## Conflicts of interest

There are no conflicts to declare.

## Acknowledgements

This work was supported by the research fund of Hanyang University (HY-2022-2566). We would like to thank Prof. Jaekyun Kim, Prof. Dong-Soo Shin, and Prof. Bo Soo Kang of Hanyang University ERICA for their support in the device fabrication and measurement.

## References

1. I. Piquero-Zulaica, *et al.*, *Nanoscale*, 2019, **11**(48), 23132–23138.
2. Z. Chen, S. Yan and C. Danesh, *J. Phys. D: Appl. Phys.*, 2021, **54**(12), 123001.
3. M. J. Powell, C. Van Berkel and J. R. Hughes, *Appl. Phys. Lett.*, 1989, **54**(14), 1323–1325.



4 T. Urabe, T. Sasaoka, K. Tatsuki and J. Takaki, *SID Symposium Digest of Technical Papers*, 2007, **38**(1), 161–164.

5 K. Nomura, H. Ohta, A. Takagi, T. Kamiya, M. Hirano and H. Hosono, *Nature*, 2004, **432**, 488.

6 W. Lim, S.-H. Kim, Y.-L. Wang, J. W. Lee, D. P. Norton, S. J. Pearson, I. I. Kravchenko, *et al.*, *J. Vac. Sci. Technol., B: Microelectron. Nanometer Struct.*, 2008, **26**(3), 959.

7 Y. Kwon, Y. Li, Y. W. Heo, M. Jones, P. H. Holloway, D. P. Norton, S. Li, *et al.*, *Appl. Phys. Lett.*, 2004, **84**(14), 2685–2687.

8 R. L. Hoffman, B. J. Norris and J. F. Wager, *Appl. Phys. Lett.*, 2003, **82**(5), 733–735.

9 K. Nomura, H. Ohta, K. Ueda, T. Kamiya, M. Hirano and H. Hosono, *Science*, 2003, **300**(5623), 1269–1272.

10 S. Ono, K. Miwa, Y. Maekawa and T. Tsujimura, *IEEE Trans. Electron Devices*, 2007, **54**(3), 462–467.

11 J. P. Lee, J. Y. Hwang and B. S. Bae, *J. Semicond. Technol. Sci.*, 2014, **14**(5), 594–600.

12 Y. Kim, Y. Kim and H. Lee, *J. Disp. Technol.*, 2014, **10**(12), 995–1000.

13 Y. Matsueda, D.-Y. Shin and H.-K. Chung, *SID Symposium Digest of Technical Papers*, 2008, **39**(1), 9.

14 T. Tsujimura, W. Zhu, S. Mizukoshi, N. Mori, K. Miwa, S. Ono, M. Kohno, *et al.*, *SID Symposium Digest of Technical Papers*, 2007, **38**(1), 84–88.

15 S.-K. Hong, B.-K. Kim and Y.-M. Ha, *SID Symposium Digest of Technical Papers*, 2007, **38**(1), 1366–1369.

16 Y. Luo and S. Liu, *IEEE J. Solid-State Circuits*, 2017, **52**(8), 2208–2214.

17 I. M. Filanovsky and A. Allam, *IEEE Transactions on Circuits and Systems I: Fundamental Theory and Applications*, 2001, **48**(7), 876–884.

18 R. Zuleeg and H. H. Wieder, *Solid-State Electron.*, 1966, **9**, 657–661.

19 C.-U. Pinnow and T. Mikolajick, *J. Electrochem. Soc.*, 2004, **151**(6), K13–K19.

20 S. Zarubin, E. Suvorova, M. Spiridonov, D. Negrov, A. Chernikova, A. Markeev and A. Zenkevich, *Appl. Phys. Lett.*, 2016, **109**, 192903.

21 J. Müller, T. S. Böscke, U. Schröder, S. Mueller, D. Bräuhaus, U. Böttger, L. Frey and T. Mikolajick, *Nano Lett.*, 2012, **12**, 4318.

22 T. S. Böscke, J. Müller, D. Bräuhaus, U. Schröder and U. Böttger, *Appl. Phys. Lett.*, 2011, **99**(10), 102903.

23 J. Müller, *et al.*, *IEEE Int. Electron Devices Meet.*, 2013, 10.8.1–10.8.4.

24 M. H. Park, Y. H. Lee, H. J. Kim, Y. J. Kim, T. Moon, K. D. Kim, J. Müller, A. Kersch, U. Schroeder, T. Mikolajick and C. S. Hwang, *Adv. Mater.*, 2015, **27**, 1811.

25 J. Müller, P. Polakowski, S. Mueller and T. Mikolajick, *ECS J. Solid State Sci. Technol.*, 2015, **4**, N30.

26 S. J. Kim, J. Mohan, S. R. Summerfelt, *et al.*, *JOM*, 2019, **71**, 246–255.

27 M. Bohr, R. Chau, T. Ghani and K. Mistry, *IEEE Spectrum*, 2007, **44**, 29–35.

28 T. Ali, R. Olivo, M. Lederer, R. Hoffmann, P. Steinke, K. Zimmermann, F. Muller, *et al.*, *Tech. Dig. - Int. Electron Devices Meet.*, 2019, 2–5.

29 H. Mulaosmanovic, S. Slesazeck, J. Ocker, M. Pesic, S. Muller, S. Flachowsky, T. Mikolajick, *et al.*, *Tech. Dig. - Int. Electron Devices Meet.*, 2015, 26.8.1–26.8.3.

30 S. K. Hwang, I. Bae, S. M. Cho, R. H. Kim, H. J. Jung and C. Park, *Adv. Funct. Mater.*, 2013, **23**(44), 5484–5493.

31 S. Oh, T. Kim, M. Kwak, J. Song, J. Woo, S. Jeon, H. Hwang, *et al.*, *IEEE Electron Device Lett.*, 2017, **38**(6), 732–735.

32 D. Lehninger, M. Ellinger, T. Ali, S. Li, K. Mertens, M. Lederer, K. Seidel, *et al.*, *Adv. Electron. Mater.*, 2021, 2100082.

33 W. Cao and C. A. Randall, *J. Phys. Chem. Solids*, 1996, **57**(10), 1499–1505.

34 S. Choudhury, Y. L. Li, C. Krill and L. Q. Chen, *Acta Mater.*, 2007, **55**(4), 1415–1426.

35 J. Y. Li, R. C. Rogan, E. Üstündag and K. Bhattacharya, *Nat. Mater.*, 2005, **4**(10), 776–781.

36 S.-M. Han, D.-W. Rho, D.-H. Ahn, J.-D. Song, W.-Y. Choi and J.-H. Han, *Optical Fiber Communications Conference and Exhibition*, OFC, 2021, pp. 1–3.

37 S.-H. Kuk, S.-M. Han, B. H. Kim, S.-H. Baek, J.-H. Han and S.-H. Kim, *IEEE Trans. Electron Devices*, 2022, **69**(4), 2080–2087.

38 B. Liu, Y. Cao, W. Zhang and Y. Li, *Appl. Phys. Lett.*, 2021, **119**, 172902.

39 J. Wang, M. Qin, M. Zeng, X. Gao, G. Zhou, X. Lu, J. M. Liu, D. Wang, Q. Li, A. Zhang, D. Gao, M. Guo, J. Feng, Z. Fan and D. Chen, *IEEE Electron Device Lett.*, 2019, **40**(12), 1937–1940.

40 H.-T. Lue, C.-J. Wu and T.-Y. Tseng, *IEEE Trans. Electron Devices*, 2002, **49**(10), 1790–1798.

41 M. H. Park, *et al.*, *Appl. Phys. Lett.*, 2013, **102**, 112914.

42 D. Lehninger, R. Olivo, T. Ali, M. Lederer, T. Kämpfe, C. Mart, K. Biedermann, K. Kühnel, L. Roy, M. Kalkani and K. Seidel, *Phys. Status Solidi A*, 2020, **217**, 1900840.

43 T. Onaya, T. Nabatame, N. Sawamoto, A. Ohi, N. Ikeda, T. Nagata and A. Ogura, *Microelectron. Eng.*, 2019, **215**, 111013, ISSN 0167-9317.

44 H.-B. Kim, *et al.*, *Nanoscale*, 2021, **13**, 8524–8530.

45 M. Lederer, R. Olivo, D. Lehninger, S. Abdulazhanov, T. Kämpfe, S. Kirbach, C. Mart, K. Seidel and L. M. Eng, *Phys. Status Solidi RRL*, 2021, **15**, 2100086.

46 M. H. Park, H. J. Lee, G. H. Kim, Y. J. Kim, J. H. Kim, J. H. Lee and C. S. Hwang, *Adv. Funct. Mater.*, 2011, **21**, 4305–4313.

47 R. Cao, *et al.*, *IEEE Electron Device Lett.*, 2018, **39**(8), 1207–1210.

48 H. Mulaosmanovic, E. T. Breyer, T. Mikolajick and S. Slesazeck, *IEEE Trans. Electron Devices*, 2019, **66**(9), 3828–3833.

49 S.-H. Kuk, *et al.*, *IEEE Int. Electron Devices Meet.*, 2021, 33.6.1–33.6.4.

50 J. Park, W. Baek and D. M. Geum, *Nanoscale Res. Lett.*, 2022, **17**, 29.

51 F. Mo, T. Saraya, T. Hiramoto and M. Kobayashi, *Appl. Phys. Express*, 2020, **13**, 074005.

