## Journal of Materials Chemistry C



**View Article Online** 

View Journal | View Issue

### PERSPECTIVE

Check for updates

Cite this: J. Mater. Chem. C, 2024, 12, 17802

Received 22nd June 2024, Accepted 19th October 2024

DOI: 10.1039/d4tc02612h

rsc.li/materials-c

# Significant Joule self-heating pervasive in the emergent thin-film transistor studies<sup>†</sup>

V. Bruevich, 🝺 \* Y. Patel, 🕩 b J. P. Singer 🕩 and V. Podzorov\*

In this Perspective, recent literature on field-effect transistors based on emergent semiconducting materials, including metal-halide perovskites, conjugated polymers, and small-molecule organic semiconductors, is analyzed in terms of electric power and power density reached in transistors' channel during their measurements. We used an *in situ* IR imaging to directly obtain the surface temperature distribution of biased devices under the experimental conditions commonly used in the literature. It is shown that at such conditions, the semiconducting channel would be resistively self-heated to significant temperatures, easily in excess of 150 °C. This implies a non-equilibrium device operation, possible materials' degradation, parameter drift, and, in the best-case scenario, a non-room-temperature mobility extracted from such measurements. We show that this problem is rather common in various subfields represented in the literature, indicating that paying attention to the biasing conditions in transistor research and monitoring the local temperature of the semiconducting channel are necessary.

Studies of field-effect transistors (FETs) based on emergent semiconducting materials,<sup>1–3</sup> including metal-halide perovskites,<sup>4–11</sup> organic semiconductors,<sup>12–15</sup> layered inorganic materials, such as transition metal dichalcogenides, graphene and others,<sup>16–18</sup> nanocrystal arrays and nanowire/tube networks,<sup>19,20</sup> as well as metal oxides,<sup>21–24</sup> are important for our understanding of the basic charge transport properties of these materials and developing novel applications. However, in a number of studies, rather extreme biasing regimes were exploited in thin-film transistor (TFT) measurements of soft lattice metal-halide perovskites and organic semiconductors without addressing the potential issues related to very high local Joule heating and electric fields generated in the semiconducting channels (for details, see Tsable S1, ESI†).

In this Perspective, we employed an *in situ* infra-red (IR) imaging of biased resistive thin films to directly address the problem of local Joule heating (a rise of the active material's temperature, *T*) under some of the typical biasing conditions used in exemplar studies summarized in Table S1 (ESI<sup>†</sup>). In particular, there is a group of representative papers, in which both Joule power and power density reached in the TFT measurements were very high (lines 1–9 of Table S1, ESI<sup>†</sup>).<sup>25–33</sup> In our tests, we applied the Joule power density on the lower

end of the range covered in these representative papers to ensure that we probe the lower bound of the associated temperature rise. To be experimentally specific, we emulated as closely as possible the totality of the experimental conditions (including the sample geometry, resistance, applied power, power density, substrate, *etc.*) used in a recent study of hybrid perovskite TFTs.<sup>25,34</sup> As shown in this Perspective, common issues with device characteristics (nonlinearities, hysteresis, instabilities, fluctuations, *etc.*) and thus complications with the carrier mobility extraction encountered in the literature (see, *e.g.*, a recent report over a study performed at similar biasing conditions),<sup>35</sup> might be partially associated with the run-away heating effects.

Fig. 1 below shows the results of these thermal imaging experiments. The source video of the test is available as a Supplementary movie file (ESI<sup>+</sup>). In order to reproduce the reported measurement conditions, we used a commercially available thin-film chip resistor (a metal film deposited on a small, flat ceramic substrate, package 0402) of resistance R =1 k $\Omega$ . The area of the resistive film is comparable to the channel area, A, of the reported TFTs (A = channel length  $\times$  channel width =  $0.2 \times 1 \text{ mm}^2$ ). In our setup (Fig. 1a or Supplementary video, ESI<sup>†</sup>), the resistor is firmly glued film-down to a smooth oxide surface of a silicon wafer similar to those used in ref. 25-33 (a 0.6 mm-thick single-crystal Si wafer with a thin layer of thermal SiO<sub>2</sub>), ensuring a direct thermal contact between the active film and the substrate. Note that the size of the Si substrate  $(10 \times 10 \text{ mm}^2)$  in our case is much greater than the dimensions of the sample. The resistor is electrically connected

<sup>&</sup>lt;sup>a</sup> Dept. of Physics & Astronomy, Rutgers University, 136 Frelinghuysen Rd, Piscataway, NJ 08854, USA. E-mail: bruevich@physics.rutgers.edu,

podzorov@physics.rutgers.edu

<sup>&</sup>lt;sup>b</sup> Dept. of Mechanical & Aerospace Engineering, Rutgers University, 98 Brett Road, Piscataway, NJ 08854, USA

<sup>†</sup> Electronic supplementary information (ESI) available. See DOI: https://doi.org/ 10.1039/d4tc02612h



**Fig. 1** Thermal imaging of a surface temperature distribution of a biased resistive film on a Si wafer closely emulating the experimental conditions of H. Zhu *et al.*<sup>25</sup> (for detailed parameters, see line 1 in Table S1, ESI†). (a) A photograph of a small thin-film resistor chip thermally anchored to a square piece of a large silicon wafer ( $10 \times 10 \text{ mm}^2$ ) and wired to a power source. (b) A screenshot from the thermal video taken right after the device has been powered up (the higher the local temperature, the brighter the color). The full video, recorded with an IR camera, is available as a Supplementary movie file (ESI†). (c) Temporal temperature profiles, *T*(*t*), calculated from the thermal video in the three regions outlined with the rectangles in panel (b): the resistive thin-film device itself (black), a small region of the substrate close to the device (red), and a larger region of the substrate far from the device (green). The temperature is averaged over the area of each rectangle. An electric bias, generating some of the lowest power density (200 W cm<sup>-2</sup>) among the  $P_{max}$  values reached in the representative TFT studies,<sup>25-33</sup> was applied at the time marked by the vertical red dotted line and then turned off at ~22 s. The sample's prompt heating rate (~350 °C s<sup>-1</sup>) was determined by a linear fit of the initial heating region of the black curve (near the red dotted line).

to a power source with 44 AWG tin-coated copper wires that are soldered directly to the resistor's contact pads located on the sides of the ceramic chip, such that these contacts do not interfere with making a good physical contact of the resistive film with the wafer. To induce Joule heating of the resistive film not greater than that in the representative papers (lines 1–9 of Table S1, ESI<sup>†</sup>),<sup>25–33</sup> we have applied some of the lowest  $P_{\text{max}}$  among the values reached in those studies,  $P_{\text{max}} = 200 \text{ W cm}^{-2}$ . In some of the studies we examined, significantly greater  $P_{\text{max}}$  was apparently reached (for detailed parameters, see Table S1, ESI<sup>†</sup>).  $P_{\text{max}}$  in TFTs is defined as the product of the source–drain voltage,  $V_{\text{DS}}$ , and the maximum source–drain current,  $I_{\text{DS}}^{\text{max}}$ , reached during the recording of a TFT's transfer curve (typically corresponding to the maximum gate voltage,  $V_{\text{GS}}$ ), divided by the channel area,  $A = L \cdot W$ :

$$P_{\max} \equiv \frac{|V_{\rm DS}| \cdot \left| I_{\rm DS}^{\rm max} \right|}{A}.$$
 (1)

During the test, we imaged our sample from the top with an infrared thermal camera Micro-Epsilon ThermoIMAGER TIM640 (15 degrees, f = 41.5 mm, default emissivity 0.880) capturing a video of the *in situ* temperature distribution along the surface of the sample and the substrate (all exposed non-metallic surfaces are imaged). Based on the tabulated emissivity of the imaged materials, the accuracy of these temperature measurements is estimated to be about 10%.

Fig. 1b is a screenshot from a video of the surface temperature distribution of the biased device. The detailed temporal

profiles, T(t), calculated from the full video (Supplementary movie file, ESI<sup>†</sup>) are shown in Fig. 1c. The local temperature is calculated by averaging the data in the three regions outlined in Fig. 1b with the rectangles: the device itself (black curve), a small region of the Si/SiO<sub>2</sub> substrate close to the device (red curve), and a region of the substrate far from the device (green curve). It can be seen from Fig. 1c or the Supplementary video (ESI<sup>†</sup>) that right after the excitation current is applied, the resistor heats up very quickly, reaching temperatures well above 100 °C in a fraction of a second (at a rate of  $\sim$  350 °C s<sup>-1</sup>), and then rapidly heating up further, to >150 °C. The temperature of the substrate (Si/SiO<sub>2</sub> wafer) also increases rapidly and significantly: its temperature near the sample goes up to  $\sim 80$  °C (red curve in Fig. 1c). These observations confirm a good thermal contact between the active film and the Si wafer in our experiment. Importantly, even if we conservatively assume that the thermal contact between the resistive film and the wafer in our test were poor, improving it could only lead to an even higher temperature of the substrate. In this sense, the substrate's temperature in the vicinity of the sample gives the lower bound for the temperature of the sample itself regardless of the quality of thermal contact. Combined with the facts that thermal mass of the substrate in our control experiment is much greater than that of the resistive film, and thermal conductivity of heavily doped Si wafers is very good, we likely underestimate the temperature of the sample. Also, the calculated Joule power and its density are direct

consequences of Ohm's and Joule's laws. Therefore, once the few essential experimental parameters, such as  $V_{\rm DS}$ ,  $I_{\rm DS}^{\rm max}$ , *L* and *W*, are given in a paper, those indicators of a potential overheating of the sample can be unambiguously calculated and become relevant, irrespective of a specific TFT channel material.

Thus, our demonstration unambiguously shows that the Joule heating of the semiconducting films in the TFT measurements under high biases reported in ref. 25-33 must be verv significant, with the local temperature of the channel that can easily increase from room temperature all the way to > 150 °C. Such measurements certainly cannot be portrayed as roomtemperature, continuous (steady-state), reproducible TFT operation. Such conditions would inevitably bring the sample out of thermal equilibrium with the setup/ambient. Interestingly, our results are quantitatively consistent with the temperature rise due to Joule heating estimated in strontium tin oxide thin films using an all-electrical pulsed measurement technique.<sup>37</sup> The detrimental effects of heating will be especially harmful in the most important high-current region of TFTs' transfer curves. Such a biasing regime cannot be considered safe or reliable when studying semiconductors whose properties might be temperature dependent. Furthermore, possible issues with the material degradation, parameter drift, or chemical and structural modifications (due to, e.g., an ionic drift or electrochemistry), known to occur in perovskites or disordered organic semiconductors under such measurement conditions, could have an impact on the reported results and conclusions. As compared to conventional inorganic semiconductors, emergent soft-lattice electronic materials, including metal-halide perovskites and organic semiconductors,<sup>38-41</sup> are not expected to be very stable structurally,<sup>42</sup> morphologically,<sup>43</sup> or electrically (on bias stressing),<sup>27</sup> especially at T > 150 °C. Although some of these materials might be annealed at the fabrication stage, applying a very strong electric bias simultaneously with unintended and uncontrolled heating in TFT measurements could be much more detrimental to these devices than merely thermal annealing. The applied electric bias in TFT measurements in the papers analyzed in Table S1 (ESI<sup>+</sup>) is indeed very strong. For example, in the study of hybrid perovskite TFTs by H. Zhu et al.,<sup>25</sup> an average longitudinal electric field applied during the transfer curve measurements was  $E_{\rm DS} \equiv V_{\rm DS}/L = 2$  kV cm<sup>-1</sup> (line 1 of Table S1, ESI<sup>†</sup>). Given the fact that those are saturation regime measurements, the local electric field in the pinch-off region of the hybrid perovskite channel must have been even higher. The authors explicitly report their measurements as a continuous, steady-state, room-temperature TFT operation. However, it remains unclear how the detrimental effects of self-heating, including the likely material's degradation, were mitigated, as none of these issues were addressed.

It must be noted that, while we have chosen the specific biasing conditions similar to those in a few papers,<sup>25,26</sup> the problem we have outlined seems to be pervasive in the TFT literature. Indeed, similarly strong or sometimes even stronger biasing is used with various delicate materials, including conjugated polymers with  $P_{\text{max}} \sim 400-750 \text{ W cm}^{-2}$ , small-molecule organic semiconductors with  $P_{\text{max}} \sim 2-7 \text{ kW cm}^{-2}$ ,

and two-dimensional fused aromatic networks with  $P_{\rm max} \sim 10 \text{ kW cm}^{-2}$  (for details, see Table S1, ESI<sup>†</sup>). To put these values in perspective, the following comparison might be useful: (a) the working surface of a typical household clothes iron emits about 0.36 W cm<sup>-2</sup> during the full-power operation; (b) the integral (over the entire electro-magnetic spectrum) power density emitted by our sun at its surface is  $P_{\rm sun} \approx 6.4 \text{ kW cm}^{-2}$ ;<sup>44</sup> and (c) the power density of a CO<sub>2</sub> laser beam in industrial laser cutting machines, sufficient to cut (or engrave) thin sheets of plastics, wood or leather, is in the range  $P_{\rm laser cutter} = 3-10 \text{ kW cm}^{-2}$ .<sup>45</sup> To make matters worse, besides the extremely high power densities, some of the studies also reach very significant absolute powers,  $W_{\rm max} \equiv |V_{\rm DS}|$ .  $|I_{\rm DS}^{\rm max}|$ , in the channel of their TFTs in the range 0.2–0.4 W (Table S1, ESI<sup>†</sup>), which is very high for small devices based on delicate thin-film materials.

Finally, we would like to discuss the limitations of eqn (1) that defines the theoretical maximum power density in a TFT channel, as it assumes zero contact resistance ( $R_{\text{cont}} = 0$ ). Given the expression for the transistor's source-drain current in the limit of zero contact resistance,  $I_{\text{DS}} = \frac{W}{L} V_{\text{DS}} \sigma_{\Box}$ , where  $\sigma_{\Box}$  is the sheet conductivity of the channel per square (in  $\Omega^{-1}$ ), eqn (1) leads to:

$$P_{\max} \equiv \frac{|V_{\rm DS}| \cdot |I_{\rm DS}^{\rm max}|}{L \cdot W} = \left(\frac{V_{\rm DS}}{L}\right)^2 \cdot \sigma_{\Box}^{\rm max},\tag{2}$$

where  $\sigma_{\Box}^{\text{max}} \equiv e\mu n_{\text{max}}$  is the maximum channel conductivity reached at the highest carrier density  $n_{\text{max}}$  corresponding to  $I_{\text{DS}}^{\text{max}}$ ,  $\mu$  is the charge carrier mobility in the channel, and e is the elementary charge. Thus, in the limit of short-channel devices  $(L \rightarrow 0)$ , the above theoretical  $P_{\text{max}}$  diverges as  $\frac{1}{L^2}$ . The actual (local) Joule power density,  $P_{\text{max}}^{\text{ch}}$ , generated in the channel does not diverge, because it will inevitably become limited by the contact effects as  $L \rightarrow 0$ . Indeed, when  $R_{\text{cont}}$  is not negligible in comparison with the channel resistance,  $R_{\text{ch}} \equiv \sigma_{\Box}^{-1} \cdot \frac{L}{W}$ , the actual voltage drop on the semiconducting channel,  $V_{\text{DS}}$ , should be smaller than  $V'_{\text{DS}}$ :

$$V'_{\rm DS} \equiv V_{\rm DS} \frac{R_{\rm ch}}{R_{\rm ch} + R_{\rm cont}}.$$
 (3)

Thus,  $P_{\text{max}}^{\text{ch}}$ , generated in the channel of such devices can be expressed as:

$$P_{\max}^{ch} \equiv \frac{|V_{DS}'| \cdot |I_{DS}^{max}|}{L \cdot W} = \left(\frac{V_{DS}}{L}\right)^2 \cdot \sigma_{\Box}^{max} \cdot \left(\frac{R_{ch}}{R_{ch} + R_{cont}}\right)^2.$$
(4)

The contact effects that typically become relatively more significant in short-channel devices will be limiting the voltage drop along the channel, thus also limiting the local Joule power density generated in the semiconducting film. Nevertheless, because shrinking the device's length inevitably places the contacts in a closer proximity to the semiconducting channel, any heat generated in the resistive contacts can be easily transferred to the channel and *vice versa*, so that, with  $L \rightarrow 0$ , the net heat (generated by both the channel and the contacts) is

released in an increasingly smaller volume of the sample. Thus, parameter  $P_{\text{max}}$  given by the simple eqn (1) is a sufficiently strong indicator for potentially serious problems: high  $P_{\text{max}}$ could mean that the channel has been significantly over-heated during the TFT measurements, unless (a) special measures were undertaken to efficiently cool the devices, or (b) the reported devices were long-channel TFTs with highly resistive contacts. If such unusual long-channel yet contact-dominated TFTs are reported (case b), one has to pay attention to the reported carrier mobility. Indeed, while the local power density,  $P_{\max}^{ch}$ , generated in the channel of such devices might be reduced due to the contact effects ( $P_{\text{max}}^{\text{ch}} < P_{\text{max}}$ ), so should be the two-probe TFT mobility,  $\mu$ . This suggests that the reported  $\mu$  in such devices cannot be too high. Hence, publications reporting an unusually high (for a given material) twoprobe TFT mobility, in which the power density  $P_{\text{max}}$  estimated by eqn (1) is also very high, are especially concerning. As one can see from Table S1 (ESI<sup>+</sup>), there are many such reports. In a nutshell, with a high  $P_{\text{max}}$ , one cannot simultaneously have a high two-probe TFT mobility  $\mu$ , yet argue that the contact effects have prevented overheating of the semiconducting channel.

Given the above considerations, a more direct and physically meaningful parameter is the local temperature, T, of the semiconducting channel that governs the physical properties of the material and largely defines the device characteristics. The local T is the result of a balance between the rates of heat generation and dissipation and thus depends not only on  $P_{\text{max}}$ but also other experimental parameters and conditions, including the type and size of the substrate, the net absolute applied power (in watts), cooling efficiency of the substrate, the lateral channel dimensions in comparison with the substrate's thickness and size, how fast TFT measurements are carried out (the gate voltage sweep rate), *etc.* In the majority of papers reporting TFT measurements at extreme biasing conditions, including those reaching very high  $P_{\text{max}}$ , the gate voltage sweep rates or device heat management efforts are not mentioned.

For instance, in very short-channel devices (when the channel length is much smaller than the thickness of the substrate,  $L \ll d$ ), the TFT channel can be approximately considered to be in contact with a semi-infinite space of the substrate material, which would allow a radial heat dissipation into the substrate in any direction within a solid angle of  $2\pi$ . On the contrary, for longer channel devices  $(L \gtrsim d)$ , the heat must first flow vertically into a thin substrate and then propagate away laterally through it, which would limit the cooling rate. In addition, in short-channel devices, the heat generated in the channel can be more efficiently removed via the metal contacts due to their proximity to the channel, provided that the contacts are sufficiently thick and are well thermally anchored. Thus, the natural heat dissipation in short-channel devices is expected to be somewhat better.<sup>46</sup> Therefore, seeing a very high  $P_{\text{max}}$  in normal-to-long channel devices with a high reported TFT mobility is especially alarming. For example, in H. Zhu et al.,<sup>25</sup> the TFT channel is not short at all  $(L \sim d)$ , meaning that the power density  $P_{\rm max} \approx 200 \ {\rm W} \ {\rm cm}^{-2}$  estimated via eqn (1) is close to the actual local power density in the channel.

To conclude, a number of recent studies of transistors based on emerging electronic materials, carrying out measurements under extreme biasing conditions, could have been affected by a significant increase of the local temperature of the semiconducting channel, possibly leading to materials' degradation, parameter drift, or nonlinearities that in turn could lead to errors in the extracted charge-carrier mobilities. At the very least, the mobilities reported in those studies are most certainly not room-temperature mobilities. We have clearly demonstrated this problem here (using the experimental conditions similar to or milder than those in the representative ref. 25–33) by performing an in situ IR imaging of electrically biased resistive channel, indeed confirming a rapid increase of the local temperature of such devices to well above 150 °C. This Perspective emphasizes the need for restricting the power and power densities applied in TFT measurements, along with a concerted and well-documented effort on device heat management (cooling) and *in situ* monitoring of the local temperature of devices in such experiments.

#### Data availability

The data supporting this article, including thermal imaging video and table with the literature analysis, have been included as part of the ESI.†

#### Author contributions

VB fabricated devices; VB, YP, VP and JPS carried out thermal imaging tests; VB and VP analyzed the data and surveyed the literature; VP wrote initial draft of the paper, and all authors contributed to editing the paper.

#### Conflicts of interest

There are no conflicts to declare.

#### Acknowledgements

VB and VP thank partial support of their research at Rutgers University *via* the Donald H. Jacobs Chair in Applied Physics. The authors thank Mario Caironi for helpful discussions.

#### References

- B. L. Anderson and R. L. Anderson, *Fundamentals of Semiconductor Devices*, McGraw-Hill, New York, 1st edn, 2005, ch. 7, p. 385.
- C. H. Ahn, A. Bhattacharya, M. Di Ventra, J. N. Eckstein, C. D. Frisbie, M. E. Gershenson, A. M. Goldman, I. H. Inoue, J. Mannhart, A. J. Millis, A. F. Morpurgo, D. Natelson and J.-M. Triscone, *Rev. Mod. Phys.*, 2006, **78**, 1185–1212.
- 3 S. Z. Bisri, S. Shimizu, M. Nakano and Y. Iwasa, *Adv. Mater.*, 2017, **29**, 1607054.

- 4 C. R. Kagan, D. B. Mitzi and C. D. Dimitrakopoulos, *Science*, 1999, **286**, 945–947.
- 5 X. Y. Chin, D. Cortecchia, J. Yin, A. Bruno and C. Soci, *Nat. Commun.*, 2015, **6**, 7383.
- 6 J. G. Labram, D. H. Fabini, E. E. Perry, A. J. Lehner, H. Wang,
  A. M. Glaudell, G. Wu, H. Evans, D. Buck, R. Cotta,
  L. Echegoyen, F. Wudl, R. Seshadri and M. L. Chabinyc,
  J. Phys. Chem. Lett., 2015, 6, 3565–3571.
- 7 Y.-H. Lin, P. Pattanasattayavong and T. D. Anthopoulos, *Adv. Mater.*, 2017, **29**, 1702838.
- 8 X. Liu, D. Yu, X. Song and H. Zeng, Small, 2018, 14, 1801460.
- 9 Y. Liu, P.-A. Chen and Y. Hu, J. Mater. Chem. C, 2020, 8, 16691–16715.
- 10 F. Paulus, C. Tyznik, O. D. Jurchescu and Y. Vaynzof, *Adv. Funct. Mater.*, 2021, **31**, 2101029.
- V. Bruevich, L. Kasaei, S. Rangan, H. Hijazi, Z. Zhang, T. Emge, E. Y. Andrei, R. A. Bartynski, L. C. Feldman and V. Podzorov, *Adv. Mater.*, 2022, 34, 2205055.
- 12 G. Horowitz, Adv. Mater., 1998, 10, 365-377.
- 13 V. Podzorov, MRS Bull., 2013, 38, 15-27.
- 14 K. Sakai, Y. Okada, T. Uemura, J. Tsurumi, R. Häusermann, H. Matsui, T. Fukami, H. Ishii, N. Kobayashi, K. Hirose and J. Takeya, NPG Asia Mater., 2016, 8, e252–e252.
- 15 H. H. Choi, K. Cho, C. D. Frisbie, H. Sirringhaus and V. Podzorov, *Nat. Mater.*, 2018, 17, 2–7.
- 16 V. Podzorov, M. E. Gershenson, C. Kloc, R. Zeis and E. Bucher, *Appl. Phys. Lett.*, 2004, 84, 3301–3303.
- 17 Y. J. Zhang, M. Yoshida, R. Suzuki and Y. Iwasa, 2D Mater., 2015, 2, 044004.
- 18 S. B. Mitta, M. S. Choi, A. Nipane, F. Ali, C. Kim, J. T. Teherani, J. Hone and W. J. Yoo, 2D Mater., 2021, 8, 012002.
- 19 J. Jang, W. Liu, J. S. Son and D. V. Talapin, *Nano Lett.*, 2014, 14, 653–662.
- 20 A. Molazemhosseini, F. A. Viola, F. J. Berger, N. F. Zorn, J. Zaumseil and M. Caironi, *ACS Appl. Electron. Mater.*, 2021, 3, 3106–3113.
- 21 K. Ueno, S. Nakamura, H. Shimotani, A. Ohtomo, N. Kimura, T. Nojima, H. Aoki, Y. Iwasa and M. Kawasaki, *Nat. Mater.*, 2008, 7, 855–858.
- 22 C. Leighton, T. Birol and J. Walter, *APL Mater.*, 2022, **10**, 040901.
- 23 H. Wang, J. Walter, K. Ganguly, B. Yu, G. Yu, Z. Zhang,
  H. Zhou, H. Fu, M. Greven and C. Leighton, *Phys. Rev. Mater.*, 2019, 3, 075001.
- 24 H. T. Yi, B. Gao, W. Xie, S.-W. Cheong and V. Podzorov, *Sci. Rep.*, 2014, 4, 6604.
- 25 H. Zhu, W. Yang, Y. Reo, G. Zheng, S. Bai, A. Liu and Y.-Y. Noh, *Nat. Electron.*, 2023, **6**, 650–657.

- 26 A. Liu, H. Zhu, S. Bai, Y. Reo, T. Zou, M.-G. Kim and Y.-Y. Noh, *Nat. Electron.*, 2022, 5, 78–83.
- 27 W. Yang, K. Zhang, W. Yuan, L. Zhang, C. Qin and H. Wang, *Adv. Mater.*, 2024, **36**, 2313461.
- 28 F. Yang, C. Li, J. Zhang, G. Feng, Z. Wei and W. Li, Org. Electron., 2016, 37, 366–370.
- 29 Y. Ji, C. Xiao, Q. Wang, J. Zhang, C. Li, Y. Wu, Z. Wei, X. Zhan, W. Hu, Z. Wang, R. A. J. Janssen and W. Li, *Adv. Mater.*, 2016, 28, 943–950.
- 30 Y. Diao, B. C. K. Tee, G. Giri, J. Xu, D. H. Kim, H. A. Becerril, R. M. Stoltenberg, T. H. Lee, G. Xue, S. C. B. Mannsfeld and Z. Bao, *Nat. Mater.*, 2013, **12**, 665–671.
- 31 A. Zhang, C. Xiao, Y. Wu, C. Li, Y. Ji, L. Li, W. Hu, Z. Wang, W. Ma and W. Li, *Macromolecules*, 2016, **49**, 6431–6438.
- 32 J. Lee, A. R. Han, H. Yu, T. J. Shin, C. Yang and J. H. Oh, J. Am. Chem. Soc., 2013, 135, 9540–9547.
- 33 H.-R. Tseng, L. Ying, B. B. Y. Hsu, L. A. Perez, C. J. Takacs, G. C. Bazan and A. J. Heeger, *Nano Lett.*, 2012, 12, 6353–6357.
- 34 V. Bruevich and V. Podzorov, *Zenodo*, 2023, DOI: 10.5281/ zenodo.10046994.
- 35 V. Podzorov and V. Bruevich, *Nat. Electron.*, 2024, 7, 266–268.
- 36 H. H. Choi, K. Cho, C. D. Frisbie, H. Sirringhaus and V. Podzorov, Zenodo, 2017, DOI: 10.5281/zenodo.1050699.
- 37 P. Golani, C. N. Saha, P. P. Sundaram, F. Liu, T. K. Truttmann, V. R. S. K. Chaganti, B. Jalan, U. Singisetti and S. J. Koester, *Appl. Phys. Lett.*, 2022, 121, 162102.
- 38 D. A. Egger, A. Bera, D. Cahen, G. Hodes, T. Kirchartz, L. Kronik, R. Lovrincic, A. M. Rappe, D. R. Reichman and O. Yaffe, *Adv. Mater.*, 2018, **30**, 1800691.
- 39 M. J. Schilcher, D. J. Abramovitch, M. Z. Mayers, L. Z. Tan, D. R. Reichman and D. A. Egger, *Phys. Rev. Mater.*, 2023, 7, L081601.
- 40 A. Troisi and G. Orlandi, Phys. Rev. Lett., 2006, 96, 086601.
- 41 S. Fratini, D. Mayou and S. Ciuchi, *Adv. Funct. Mater.*, 2016, 26, 2292–2315.
- 42 L. E. Mundt and L. T. Schelhas, *Adv. Energy Mater.*, 2020, **10**, 1903074.
- 43 N. K. Tailor, M. Abdi-Jalebi, V. Gupta, H. Hu, M. I. Dar, G. Li and S. Satapathi, *J. Mater. Chem. A*, 2020, **8**, 21356–21386.
- 44 C. B. Honsberg and S. G. Bowden, Photovoltaics Education Website, 2019, https://www.pveducation.org/pvcdrom/propertiesof-sunlight/solar-radiation-in-space, (accessed June 10, 2024).
- 45 Parallax Technology, Inc., 2024, https://www.parallax-tech. com/faq.htm, (accessed June 10, 2024).
- 46 A. Perinot, M. Giorgio, V. Mattoli, D. Natali and M. Caironi, *Adv. Sci.*, 2021, 8, 2001098.